URL
https://opencores.org/ocsvn/pci/pci/trunk
Subversion Repositories pci
[/] [pci/] [tags/] [rel_1/] [rtl/] [verilog/] [conf_space.v] - Rev 61
Go to most recent revision | Compare with Previous | Blame | View Log
////////////////////////////////////////////////////////////////////// //// //// //// File name: conf_space.v //// //// //// //// This file is part of the "PCI bridge" project //// //// http://www.opencores.org/cores/pci/ //// //// //// //// Author(s): //// //// - tadej@opencores.org //// //// - Tadej Markovic //// //// //// //// All additional information is avaliable in the README.txt //// //// file. //// //// //// //// //// ////////////////////////////////////////////////////////////////////// //// //// //// Copyright (C) 2000 Tadej Markovic, tadej@opencores.org //// //// //// //// This source file may be used and distributed without //// //// restriction provided that this copyright statement is not //// //// removed from the file and that any derivative work contains //// //// the original copyright notice and the associated disclaimer. //// //// //// //// This source file is free software; you can redistribute it //// //// and/or modify it under the terms of the GNU Lesser General //// //// Public License as published by the Free Software Foundation; //// //// either version 2.1 of the License, or (at your option) any //// //// later version. //// //// //// //// This source is distributed in the hope that it will be //// //// useful, but WITHOUT ANY WARRANTY; without even the implied //// //// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR //// //// PURPOSE. See the GNU Lesser General Public License for more //// //// details. //// //// //// //// You should have received a copy of the GNU Lesser General //// //// Public License along with this source; if not, download it //// //// from http://www.opencores.org/lgpl.shtml //// //// //// ////////////////////////////////////////////////////////////////////// // // CVS Revision History // // $Log: not supported by cvs2svn $ // Revision 1.3 2002/02/01 15:25:12 mihad // Repaired a few bugs, updated specification, added test bench files and design document // // Revision 1.2 2001/10/05 08:14:28 mihad // Updated all files with inclusion of timescale file for simulation purposes. // // Revision 1.1.1.1 2001/10/02 15:33:46 mihad // New project directory structure // // `include "pci_constants.v" // synopsys translate_off `include "timescale.v" // synopsys translate_on /*----------------------------------------------------------------------------------------------------------- w_ prefix is a sign for Write (and read) side of Dual-Port registers r_ prefix is a sign for Read only side of Dual-Port registers In the first line there are DATA and ADDRESS ports, in the second line there are write enable and read enable signals with chip-select (conf_hit) for config. space. In the third line there are output signlas from Command register of the PCI configuration header !!! In the fourth line there are input signals to Status register of the PCI configuration header !!! In the fifth line there is output from Latency Timer & r_Interrupt pin registers of the PCI conf. header !!! Following are IMAGE specific registers, from which PCI_BASE_ADDR registers are the same as base address registers from the PCI conf. header !!! -----------------------------------------------------------------------------------------------------------*/ // normal R/W address, data and control module CONF_SPACE ( w_conf_address_in, w_conf_data_in, w_conf_data_out, r_conf_address_in, r_conf_data_out, w_we, w_re, r_re, w_byte_en, w_clock, reset, pci_clk, wb_clk, // outputs from command register of the PCI header serr_enable, perr_response, pci_master_enable, memory_space_enable, io_space_enable, // inputs to status register of the PCI header perr_in, serr_in, master_abort_recv, target_abort_recv, target_abort_set, master_data_par_err, // output from cache_line_size, latency timer and r_interrupt_pin register of the PCI header cache_line_size_to_pci, cache_line_size_to_wb, cache_lsize_not_zero_to_wb, latency_tim, // output from all pci IMAGE registers pci_base_addr0, pci_base_addr1, pci_base_addr2, pci_base_addr3, pci_base_addr4, pci_base_addr5, pci_memory_io0, pci_memory_io1, pci_memory_io2, pci_memory_io3, pci_memory_io4, pci_memory_io5, pci_addr_mask0, pci_addr_mask1, pci_addr_mask2, pci_addr_mask3, pci_addr_mask4, pci_addr_mask5, pci_tran_addr0, pci_tran_addr1, pci_tran_addr2, pci_tran_addr3, pci_tran_addr4, pci_tran_addr5, pci_img_ctrl0, pci_img_ctrl1, pci_img_ctrl2, pci_img_ctrl3, pci_img_ctrl4, pci_img_ctrl5, // input to pci error control and status register, error address and error data registers pci_error_be, pci_error_bc, pci_error_rty_exp, pci_error_es, pci_error_sig, pci_error_addr, pci_error_data, // output from all wishbone IMAGE registers wb_base_addr0, wb_base_addr1, wb_base_addr2, wb_base_addr3, wb_base_addr4, wb_base_addr5, wb_memory_io0, wb_memory_io1, wb_memory_io2, wb_memory_io3, wb_memory_io4, wb_memory_io5, wb_addr_mask0, wb_addr_mask1, wb_addr_mask2, wb_addr_mask3, wb_addr_mask4, wb_addr_mask5, wb_tran_addr0, wb_tran_addr1, wb_tran_addr2, wb_tran_addr3, wb_tran_addr4, wb_tran_addr5, wb_img_ctrl0, wb_img_ctrl1, wb_img_ctrl2, wb_img_ctrl3, wb_img_ctrl4, wb_img_ctrl5, // input to wb error control and status register, error address and error data registers wb_error_be, wb_error_bc, wb_error_rty_exp, wb_error_es, wb_error_sig, wb_error_addr, wb_error_data, // output from conf. cycle generation register (sddress), int. control register & interrupt output config_addr, icr_soft_res, int_out, // input to interrupt status register isr_sys_err_int, isr_par_err_int, isr_int_prop ) ; /*########################################################################################################### ///////////////////////////////////////////////////////////////////////////////////////////////////////////// Input and output ports ====================== ///////////////////////////////////////////////////////////////////////////////////////////////////////////// ###########################################################################################################*/ // output data output [31 : 0] w_conf_data_out ; output [31 : 0] r_conf_data_out ; reg [31 : 0] w_conf_data_out ; `ifdef NO_CNF_IMAGE `else reg [31 : 0] r_conf_data_out ; `endif // input data input [31 : 0] w_conf_data_in ; wire [31 : 0] w_conf_pdata_reduced ; // reduced data written into PCI image registers wire [31 : 0] w_conf_wdata_reduced ; // reduced data written into WB image registers // input address input [11 : 0] w_conf_address_in ; input [11 : 0] r_conf_address_in ; // input control signals input w_we ; input w_re ; input r_re ; input [3 : 0] w_byte_en ; input w_clock ; input reset ; input pci_clk ; input wb_clk ; // PCI header outputs from command register output serr_enable ; output perr_response ; output pci_master_enable ; output memory_space_enable ; output io_space_enable ; // PCI header inputs to status register input perr_in ; input serr_in ; input master_abort_recv ; input target_abort_recv ; input target_abort_set ; input master_data_par_err ; // PCI header output from cache_line_size, latency timer and interrupt pin output [7 : 0] cache_line_size_to_pci ; // sinchronized to PCI clock output [7 : 0] cache_line_size_to_wb ; // sinchronized to WB clock output cache_lsize_not_zero_to_wb ; // used in WBU and PCIU output [7 : 0] latency_tim ; //output [2 : 0] int_pin ; // only 3 LSbits are important! // PCI output from image registers output [31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] pci_base_addr0 ; output [31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] pci_base_addr1 ; output [31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] pci_base_addr2 ; output [31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] pci_base_addr3 ; output [31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] pci_base_addr4 ; output [31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] pci_base_addr5 ; output pci_memory_io0 ; output pci_memory_io1 ; output pci_memory_io2 ; output pci_memory_io3 ; output pci_memory_io4 ; output pci_memory_io5 ; output [31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] pci_addr_mask0 ; output [31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] pci_addr_mask1 ; output [31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] pci_addr_mask2 ; output [31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] pci_addr_mask3 ; output [31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] pci_addr_mask4 ; output [31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] pci_addr_mask5 ; output [31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] pci_tran_addr0 ; output [31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] pci_tran_addr1 ; output [31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] pci_tran_addr2 ; output [31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] pci_tran_addr3 ; output [31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] pci_tran_addr4 ; output [31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] pci_tran_addr5 ; output [2 : 1] pci_img_ctrl0 ; output [2 : 1] pci_img_ctrl1 ; output [2 : 1] pci_img_ctrl2 ; output [2 : 1] pci_img_ctrl3 ; output [2 : 1] pci_img_ctrl4 ; output [2 : 1] pci_img_ctrl5 ; // PCI input to pci error control and status register, error address and error data registers input [3 : 0] pci_error_be ; input [3 : 0] pci_error_bc ; input pci_error_rty_exp ; input pci_error_es ; input pci_error_sig ; input [31 : 0] pci_error_addr ; input [31 : 0] pci_error_data ; // WISHBONE output from image registers output [31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] wb_base_addr0 ; output [31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] wb_base_addr1 ; output [31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] wb_base_addr2 ; output [31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] wb_base_addr3 ; output [31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] wb_base_addr4 ; output [31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] wb_base_addr5 ; output wb_memory_io0 ; output wb_memory_io1 ; output wb_memory_io2 ; output wb_memory_io3 ; output wb_memory_io4 ; output wb_memory_io5 ; output [31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] wb_addr_mask0 ; output [31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] wb_addr_mask1 ; output [31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] wb_addr_mask2 ; output [31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] wb_addr_mask3 ; output [31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] wb_addr_mask4 ; output [31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] wb_addr_mask5 ; output [31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] wb_tran_addr0 ; output [31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] wb_tran_addr1 ; output [31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] wb_tran_addr2 ; output [31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] wb_tran_addr3 ; output [31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] wb_tran_addr4 ; output [31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] wb_tran_addr5 ; output [2 : 0] wb_img_ctrl0 ; output [2 : 0] wb_img_ctrl1 ; output [2 : 0] wb_img_ctrl2 ; output [2 : 0] wb_img_ctrl3 ; output [2 : 0] wb_img_ctrl4 ; output [2 : 0] wb_img_ctrl5 ; // WISHBONE input to wb error control and status register, error address and error data registers input [3 : 0] wb_error_be ; input [3 : 0] wb_error_bc ; input wb_error_rty_exp ; input wb_error_es ; input wb_error_sig ; input [31 : 0] wb_error_addr ; input [31 : 0] wb_error_data ; // GENERAL output from conf. cycle generation register & int. control register output [23 : 0] config_addr ; output icr_soft_res ; output int_out ; // GENERAL input to interrupt status register input isr_sys_err_int ; input isr_par_err_int ; input isr_int_prop ; /*########################################################################################################### ///////////////////////////////////////////////////////////////////////////////////////////////////////////// REGISTERS definition ==================== ///////////////////////////////////////////////////////////////////////////////////////////////////////////// ###########################################################################################################*/ // Decoded Register Select signals for writting (only one address decoder) reg [55 : 0] w_reg_select_dec ; /*########################################################################################################### ------------------------------------------------------------------------------------------------------------- PCI CONFIGURATION SPACE HEADER (type 00h) registers BIST and some other registers are not implemented and therefor written in correct place with comment line. There are also some registers with NOT all bits implemented and therefor uses _bitX or _bitX2_X1 to sign which bit or range of bits are implemented. Some special cases and examples are described below! ------------------------------------------------------------------------------------------------------------- ###########################################################################################################*/ /*----------------------------------------------------------------------------------------------------------- [000h-00Ch] First 4 DWORDs (32-bit) of PCI configuration header - the same regardless of the HEADER type ! r_ prefix is a sign for read only registers Vendor_ID is an ID for a specific vendor defined by PCI_SIG - 2321h does not belong to anyone (e.g. Xilinx's Vendor_ID is 10EEh and Altera's Vendor_ID is 1172h). Device_ID and Revision_ID should be used together by application. Class_Code has 3 bytes to define BASE class (06h for PCI Bridge), SUB class (00h for HOST type, 80h for Other Bridge type) and Interface type (00h for normal). -----------------------------------------------------------------------------------------------------------*/ parameter r_vendor_id = `HEADER_VENDOR_ID ; // 16'h2321 = 16'd8993 !!! parameter r_device_id = `HEADER_DEVICE_ID ; reg command_bit8 ; reg command_bit6 ; reg [2 : 0] command_bit2_0 ; reg [15 : 11] status_bit15_11 ; parameter r_status_bit10_9 = 2'b01 ; // 2'b01 means MEDIUM devsel timing !!! reg status_bit8 ; parameter r_status_bit7 = 1'b1 ; // fast back-to-back capable response !!! parameter r_status_bit5 = `HEADER_66MHz ; // 1'b0 indicates 33 MHz capable !!! parameter r_revision_id = `HEADER_REVISION_ID ; `ifdef HOST parameter r_class_code = 24'h06_00_00 ; `else parameter r_class_code = 24'h06_80_00 ; `endif reg [7 : 0] cache_line_size_reg ; reg [7 : 0] latency_timer ; parameter r_header_type = 8'h00 ; // REG bist NOT implemented !!! /*----------------------------------------------------------------------------------------------------------- [010h-03Ch] all other DWORDs (32-bit) of PCI configuration header - only for HEADER type 00h ! r_ prefix is a sign for read only registers BASE_ADDRESS_REGISTERS are the same as ones in the PCI Target configuration registers section. They are duplicated and therefor defined just ones and used with the same name as written below. If IMAGEx is NOT defined there is only parameter image_X assigned to '0' and this parameter is used elsewhere in the code. This parameter is defined in the INTERNAL SIGNALS part !!! Interrupt_Pin value 8'h01 is used for INT_A pin used. MIN_GNT and MAX_LAT are used for device's desired values for Latency Timer value. The value in boath registers specifies a period of time in units of 1/4 microsecond. ZERO indicates that there are no major requirements for the settings of Latency Timer. MIN_GNT specifieshow how long a burst period the device needs at 33MHz. MAX_LAT specifies how often the device needs to gain access to the PCI bus. Values are choosen assuming that the target does not insert any wait states. Follow the expamle of settings for simple display card. If we use 64 (32-bit) FIFO locations for one burst then we need 8 x 1/4 microsecond periods at 33MHz clock rate => MIN_GNT = 08h ! Resolution is 1024 x 768 (= 786432 pixels for one frame) with 16-bit color mode. We can transfere 2 16-bit pixels in one FIFO location. From that we calculate, that for one frame we need 6144 burst transferes in 1/25 second. So we need one burst every 6,51 microsecond and that is 26 x 1/4 microsecond or 1Ah x 1/4 microsecond => MAX_LAT = 1Ah ! -----------------------------------------------------------------------------------------------------------*/ // REG x 6 base_address_register_X IMPLEMENTED as pci_ba_X !!! // REG r_cardbus_cis_pointer NOT implemented !!! // REG r_subsystem_vendor_id NOT implemented !!! // REG r_subsystem_id NOT implemented !!! // REG r_expansion_rom_base_address NOT implemented !!! // REG r_cap_list_pointer NOT implemented !!! reg [7 : 0] interrupt_line ; parameter r_interrupt_pin = 8'h01 ; parameter r_min_gnt = 8'h08 ; parameter r_max_lat = 8'h1a ; /*########################################################################################################### ------------------------------------------------------------------------------------------------------------- PCI Bridge default image SIZE parameters This parameters are not part of any register group, but are needed for default image size configuration used in PCI Target and WISHBONE Slave configuration registers! ------------------------------------------------------------------------------------------------------------- ###########################################################################################################*/ /*----------------------------------------------------------------------------------------------------------- PCI Target default image size parameters are defined with masked bits for address mask registers of each image space. By default there are 1MByte of address space defined for def_pci_imageX_addr_map parameters! -----------------------------------------------------------------------------------------------------------*/ wire [19:0] def_pci_image0_addr_map = `PCI_AM0 ; wire [19:0] def_pci_image1_addr_map = `PCI_AM1 ; wire [19:0] def_pci_image2_addr_map = `PCI_AM2 ; wire [19:0] def_pci_image3_addr_map = `PCI_AM3 ; wire [19:0] def_pci_image4_addr_map = `PCI_AM4 ; wire [19:0] def_pci_image5_addr_map = `PCI_AM5 ; /*----------------------------------------------------------------------------------------------------------- WISHBONE Slave default image size parameters are defined with masked bits for address mask registers of each image space. By default there are 1MByte of address space defined for def_wb_imageX_addr_map parameters except for def_wb_image0_addr_map which is used for configuration space! -----------------------------------------------------------------------------------------------------------*/ // PARAMETER def_wb_image0_addr_map IMPLEMENTED as r_wb_am0 parameter for CONF. space !!! wire [19:0] def_wb_image1_addr_map = 20'h0000_0 ; wire [19:0] def_wb_image2_addr_map = 20'h0000_0 ; wire [19:0] def_wb_image3_addr_map = 20'h0000_0 ; wire [19:0] def_wb_image4_addr_map = 20'h0000_0 ; wire [19:0] def_wb_image5_addr_map = 20'h0000_0 ; /*########################################################################################################### ------------------------------------------------------------------------------------------------------------- PCI Target configuration registers There are also some registers with NOT all bits implemented and therefor uses _bitX or _bitX2_X1 to sign which bit or range of bits are implemented. Some special cases and examples are described below! ------------------------------------------------------------------------------------------------------------- ###########################################################################################################*/ /*----------------------------------------------------------------------------------------------------------- [100h-168h] Depending on defines (PCI_IMAGE1 or .. or PCI_IMAGE5 or (PCI_IMAGE0 and HOST)) in constants.v file, there are registers corresponding to each IMAGE defined to REG and parameter pci_image_X assigned to '1'. The maximum number of images is "6". By default there are first two images used and the first (PCI_IMAGE0) is assigned to Configuration space! With a 'define' PCI_IMAGEx you choose the number of used PCI IMAGES in a bridge without PCI_IMAGE0 (e.g. PCI_IMAGE3 tells, that PCI_IMAGE1, PCI_IMAGE2 and PCI_IMAGE3 are used for mapping the space from WB to PCI. Offcourse, PCI_IMAGE0 is assigned to Configuration space). That leave us PCI_IMAGE5 as the maximum number of images. There is one exeption, when the core is implemented as HOST. If so, then the PCI specification allowes the Configuration space NOT to be visible on the PCI bus. With `define PCI_IMAGE0 (and `define HOST), we assign PCI_IMAGE0 to normal WB to PCI image and not to configuration space! When error occurs, PCI ERR_ADDR and ERR_DATA registers stores address and data on the bus that caused error. While ERR_CS register stores Byte Enables and Bus Command in the MSByte. In bits 10 and 8 it reports Retry Counter Expired (for posted writes), Error Source (Master Abort) and Error Report Signal (signals that error has occured) respectively. With bit 0 we enable Error Reporting mechanism. -----------------------------------------------------------------------------------------------------------*/ `ifdef HOST `ifdef NO_CNF_IMAGE `ifdef PCI_IMAGE0 // if PCI bridge is HOST and IMAGE0 is assigned as general image space reg [31 : 12] pci_ba0_bit31_12 ; reg [2 : 1] pci_img_ctrl0_bit2_1 ; reg pci_ba0_bit0 ; reg [31 : 12] pci_am0 ; reg [31 : 12] pci_ta0 ; `else // if PCI bridge is HOST and IMAGE0 is not used wire [31 : 12] pci_ba0_bit31_12 = 20'h0000_0 ; // NO base address needed wire [2 : 1] pci_img_ctrl0_bit2_1 = 2'b00 ; // NO addr.transl. and pre-fetch wire pci_ba0_bit0 = 0 ; // config. space is MEMORY space wire [31 : 12] pci_am0 = 20'h0000_0 ; // NO address mask needed wire [31 : 12] pci_ta0 = 20'h0000_0 ; // NO address translation needed `endif `else // if PCI bridge is HOST and IMAGE0 is assigned to PCI configuration space reg [31 : 12] pci_ba0_bit31_12 ; wire [2 : 1] pci_img_ctrl0_bit2_1 = 2'b00 ; // NO pre-fetch and read line support wire pci_ba0_bit0 = 0 ; // config. space is MEMORY space wire [31 : 12] pci_am0 = 20'hFFFF_F ; // address mask for configuration image always 20'hffff_f wire [31 : 12] pci_ta0 = 20'h0000_0 ; // NO address translation needed `endif `else // if PCI bridge is GUEST, then IMAGE0 is assigned to PCI configuration space reg [31 : 12] pci_ba0_bit31_12 ; wire [2 : 1] pci_img_ctrl0_bit2_1 = 2'b00 ; // NO addr.transl. and pre-fetch wire pci_ba0_bit0 = 0 ; // config. space is MEMORY space wire [31 : 12] pci_am0 = 20'hffff_f ; // address mask for configuration image always 20'hffff_f wire [31 : 12] pci_ta0 = 20'h0000_0 ; // NO address translation needed `endif // IMAGE1 is included by default, meanwhile other IMAGEs are optional !!! reg [2 : 1] pci_img_ctrl1_bit2_1 ; reg [31 : 12] pci_ba1_bit31_12 ; `ifdef HOST reg pci_ba1_bit0 ; `else wire pci_ba1_bit0 = `PCI_BA1_MEM_IO ; `endif reg [31 : 12] pci_am1 ; reg [31 : 12] pci_ta1 ; `ifdef PCI_IMAGE2 reg [2 : 1] pci_img_ctrl2_bit2_1 ; reg [31 : 12] pci_ba2_bit31_12 ; `ifdef HOST reg pci_ba2_bit0 ; `else wire pci_ba2_bit0 = `PCI_BA2_MEM_IO ; `endif reg [31 : 12] pci_am2 ; reg [31 : 12] pci_ta2 ; `else wire [2 : 1] pci_img_ctrl2_bit2_1 = 2'b00 ; wire [31 : 12] pci_ba2_bit31_12 = 20'h0000_0 ; wire pci_ba2_bit0 = 1'b0 ; wire [31 : 12] pci_am2 = 20'h0000_0 ; wire [31 : 12] pci_ta2 = 20'h0000_0 ; `endif `ifdef PCI_IMAGE3 reg [2 : 1] pci_img_ctrl3_bit2_1 ; reg [31 : 12] pci_ba3_bit31_12 ; `ifdef HOST reg pci_ba3_bit0 ; `else wire pci_ba3_bit0 = `PCI_BA3_MEM_IO ; `endif reg [31 : 12] pci_am3 ; reg [31 : 12] pci_ta3 ; `else wire [2 : 1] pci_img_ctrl3_bit2_1 = 2'b00 ; wire [31 : 12] pci_ba3_bit31_12 = 20'h0000_0 ; wire pci_ba3_bit0 = 1'b0 ; wire [31 : 12] pci_am3 = 20'h0000_0 ; wire [31 : 12] pci_ta3 = 20'h0000_0 ; `endif `ifdef PCI_IMAGE4 reg [2 : 1] pci_img_ctrl4_bit2_1 ; reg [31 : 12] pci_ba4_bit31_12 ; `ifdef HOST reg pci_ba4_bit0 ; `else wire pci_ba4_bit0 = `PCI_BA4_MEM_IO ; `endif reg [31 : 12] pci_am4 ; reg [31 : 12] pci_ta4 ; `else wire [2 : 1] pci_img_ctrl4_bit2_1 = 2'b00 ; wire [31 : 12] pci_ba4_bit31_12 = 20'h0000_0 ; wire pci_ba4_bit0 = 1'b0 ; wire [31 : 12] pci_am4 = 20'h0000_0 ; wire [31 : 12] pci_ta4 = 20'h0000_0 ; `endif `ifdef PCI_IMAGE5 reg [2 : 1] pci_img_ctrl5_bit2_1 ; reg [31 : 12] pci_ba5_bit31_12 ; `ifdef HOST reg pci_ba5_bit0 ; `else wire pci_ba5_bit0 = `PCI_BA5_MEM_IO ; `endif reg [31 : 12] pci_am5 ; reg [31 : 12] pci_ta5 ; `else wire [2 : 1] pci_img_ctrl5_bit2_1 = 2'b00 ; wire [31 : 12] pci_ba5_bit31_12 = 20'h0000_0 ; wire pci_ba5_bit0 = 1'b0 ; wire [31 : 12] pci_am5 = 20'h0000_0 ; wire [31 : 12] pci_ta5 = 20'h0000_0 ; `endif reg [31 : 24] pci_err_cs_bit31_24 ; reg pci_err_cs_bit10 ; reg pci_err_cs_bit9 ; reg pci_err_cs_bit8 ; reg pci_err_cs_bit0 ; reg [31 : 0] pci_err_addr ; reg [31 : 0] pci_err_data ; /*########################################################################################################### ------------------------------------------------------------------------------------------------------------- WISHBONE Slave configuration registers There are also some registers with NOT all bits implemented and therefor uses _bitX or _bitX2_X1 to sign which bit or range of bits are implemented. Some special cases and examples are described below! ------------------------------------------------------------------------------------------------------------- ###########################################################################################################*/ /*----------------------------------------------------------------------------------------------------------- [800h-85Ch] Depending on defines (WB_IMAGE1 or .. or WB_IMAGE4 or WB_IMAGE5) in constants.v file, there are registers corresponding to each IMAGE defined to REG and parameter wb_image_X assigned to '1'. The maximum number of images is "6". By default there are first two images used and the first (WB_IMAGE0) is assigned to Configuration space! With a 'define' WB_IMAGEx you choose the number of used WB IMAGES in a bridge without WB_IMAGE0 (e.g. WB_IMAGE3 tells, that WB_IMAGE1, WB_IMAGE2 and WB_IMAGE3 are used for mapping the space from PCI to WB. Offcourse, WB_IMAGE0 is assigned to Configuration space). That leave us WB_IMAGE5 as the maximum number of images. When error occurs, WISHBONE ERR_ADDR and ERR_DATA registers stores address and data on the bus that caused error. While ERR_CS register stores Byte Enables and Bus Command in the MSByte. In bits 10, 9 and 8 it reports Retry Counter Expired (for posted writes), Error Source (Master Abort) and Error Report Signal (signals that error has occured) respectively. With bit 0 we enable Error Reporting mechanism. -----------------------------------------------------------------------------------------------------------*/ // WB_IMAGE0 is always assigned to config. space or is not used wire [2 : 0] wb_img_ctrl0_bit2_0 = 3'b000 ; // NO addr.transl., pre-fetch and read-line wire [31 : 12] wb_ba0_bit31_12 = `WB_CONFIGURATION_BASE ; wire wb_ba0_bit0 = 0 ; // config. space is MEMORY space wire [31 : 12] wb_am0 = `WB_AM0 ; // 4KBytes of configuration space is minimum wire [31 : 12] wb_ta0 = 20'h0000_0 ; // NO address translation needed // WB_IMAGE1 is included by default meanwhile others are optional ! reg [2 : 0] wb_img_ctrl1_bit2_0 ; reg [31 : 12] wb_ba1_bit31_12 ; reg wb_ba1_bit0 ; reg [31 : 12] wb_am1 ; reg [31 : 12] wb_ta1 ; `ifdef WB_IMAGE2 reg [2 : 0] wb_img_ctrl2_bit2_0 ; reg [31 : 12] wb_ba2_bit31_12 ; reg wb_ba2_bit0 ; reg [31 : 12] wb_am2 ; reg [31 : 12] wb_ta2 ; `else wire [2 : 0] wb_img_ctrl2_bit2_0 = 3'b000 ; wire [31 : 12] wb_ba2_bit31_12 = 20'h0000_0 ; wire wb_ba2_bit0 = 1'b0 ; wire [31 : 12] wb_am2 = 20'h0000_0 ; wire [31 : 12] wb_ta2 = 20'h0000_0 ; `endif `ifdef WB_IMAGE3 reg [2 : 0] wb_img_ctrl3_bit2_0 ; reg [31 : 12] wb_ba3_bit31_12 ; reg wb_ba3_bit0 ; reg [31 : 12] wb_am3 ; reg [31 : 12] wb_ta3 ; `else wire [2 : 0] wb_img_ctrl3_bit2_0 = 3'b000 ; wire [31 : 12] wb_ba3_bit31_12 = 20'h0000_0 ; wire wb_ba3_bit0 = 1'b0 ; wire [31 : 12] wb_am3 = 20'h0000_0 ; wire [31 : 12] wb_ta3 = 20'h0000_0 ; `endif `ifdef WB_IMAGE4 reg [2 : 0] wb_img_ctrl4_bit2_0 ; reg [31 : 12] wb_ba4_bit31_12 ; reg wb_ba4_bit0 ; reg [31 : 12] wb_am4 ; reg [31 : 12] wb_ta4 ; `else wire [2 : 0] wb_img_ctrl4_bit2_0 = 3'b000 ; wire [31 : 12] wb_ba4_bit31_12 = 20'h0000_0 ; wire wb_ba4_bit0 = 1'b0 ; wire [31 : 12] wb_am4 = 20'h0000_0 ; wire [31 : 12] wb_ta4 = 20'h0000_0 ; `endif `ifdef WB_IMAGE5 reg [2 : 0] wb_img_ctrl5_bit2_0 ; reg [31 : 12] wb_ba5_bit31_12 ; reg wb_ba5_bit0 ; reg [31 : 12] wb_am5 ; reg [31 : 12] wb_ta5 ; `else wire [2 : 0] wb_img_ctrl5_bit2_0 = 3'b000 ; wire [31 : 12] wb_ba5_bit31_12 = 20'h0000_0 ; wire wb_ba5_bit0 = 1'b0 ; wire [31 : 12] wb_am5 = 20'h0000_0 ; wire [31 : 12] wb_ta5 = 20'h0000_0 ; `endif reg [31 : 24] wb_err_cs_bit31_24 ; /* reg wb_err_cs_bit10 ;*/ reg wb_err_cs_bit9 ; reg wb_err_cs_bit8 ; reg wb_err_cs_bit0 ; reg [31 : 0] wb_err_addr ; reg [31 : 0] wb_err_data ; /*########################################################################################################### ------------------------------------------------------------------------------------------------------------- Configuration Cycle address register There are also some registers with NOT all bits implemented and therefor uses _bitX or _bitX2_X1 to sign which bit or range of bits are implemented. ------------------------------------------------------------------------------------------------------------- ###########################################################################################################*/ /*----------------------------------------------------------------------------------------------------------- [860h-868h] PCI bridge must ignore Type 1 configuration cycles (Master Abort) since they are used for PCI to PCI bridges. This is single function device, that means responding on configuration cycles to all functions (or responding only to function 0). Configuration address register for generating configuration cycles is prepared for all options (it includes Bus Number, Device, Function, Offset and Type). Interrupt acknowledge register stores interrupt vector data returned during Interrupt Acknowledge cycle. -----------------------------------------------------------------------------------------------------------*/ `ifdef HOST reg [23 : 2] cnf_addr_bit23_2 ; reg cnf_addr_bit0 ; `else // GUEST wire [23 : 2] cnf_addr_bit23_2 = 22'h0 ; wire cnf_addr_bit0 = 1'b0 ; `endif // reg [31 : 0] cnf_data ; IMPLEMENTED elsewhere !!!!! // reg [31 : 0] int_ack ; IMPLEMENTED elsewhere !!!!! /*########################################################################################################### ------------------------------------------------------------------------------------------------------------- General Interrupt registers There are also some registers with NOT all bits implemented and therefor uses _bitX or _bitX2_X1 to sign which bit or range of bits are implemented. ------------------------------------------------------------------------------------------------------------- ###########################################################################################################*/ /*----------------------------------------------------------------------------------------------------------- [FF8h-FFCh] Bit 31 in the Interrupt Control register is set by software and used to generate SOFT RESET. Other 4 bits are used to enable interrupt generations. 5 LSbits in the Interrupt Status register are indicating System Error Int, Parity Error Int, PCI & WB Error Int and Inerrupt respecively. System and Parity errors are implented only in HOST bridge implementations! -----------------------------------------------------------------------------------------------------------*/ reg icr_bit31 ; `ifdef HOST reg [4 : 3] icr_bit4_3 ; reg [4 : 3] isr_bit4_3 ; reg [2 : 0] icr_bit2_0 ; reg [2 : 0] isr_bit2_0 ; `else // GUEST wire [4 : 3] icr_bit4_3 = 2'h0 ; wire [4 : 3] isr_bit4_3 = 2'h0 ; reg [2 : 0] icr_bit2_0 ; reg [2 : 0] isr_bit2_0 ; `endif /*########################################################################################################### ------------------------------------------------------------------------------------------------------------- -----------------------------------------------------------------------------------------------------------*/ `ifdef NO_CNF_IMAGE // if IMAGE0 is assigned as general image space assign r_conf_data_out = 32'h0000_0000 ; `else always@(r_conf_address_in or status_bit15_11 or status_bit8 or command_bit8 or command_bit6 or command_bit2_0 or latency_timer or cache_line_size_reg or pci_ba0_bit31_12 or pci_img_ctrl0_bit2_1 or pci_am0 or pci_ta0 or pci_ba0_bit0 or pci_img_ctrl1_bit2_1 or pci_am1 or pci_ta1 or pci_ba1_bit31_12 or pci_ba1_bit0 or pci_img_ctrl2_bit2_1 or pci_am2 or pci_ta2 or pci_ba2_bit31_12 or pci_ba2_bit0 or pci_img_ctrl3_bit2_1 or pci_am3 or pci_ta3 or pci_ba3_bit31_12 or pci_ba3_bit0 or pci_img_ctrl4_bit2_1 or pci_am4 or pci_ta4 or pci_ba4_bit31_12 or pci_ba4_bit0 or pci_img_ctrl5_bit2_1 or pci_am5 or pci_ta5 or pci_ba5_bit31_12 or pci_ba5_bit0 or interrupt_line or pci_err_cs_bit31_24 or pci_err_cs_bit10 or pci_err_cs_bit9 or pci_err_cs_bit8 or pci_err_cs_bit0 or pci_err_addr or pci_err_data or wb_ba0_bit31_12 or wb_ba0_bit0 or wb_img_ctrl1_bit2_0 or wb_ba1_bit31_12 or wb_ba1_bit0 or wb_am1 or wb_ta1 or wb_img_ctrl2_bit2_0 or wb_ba2_bit31_12 or wb_ba2_bit0 or wb_am2 or wb_ta2 or wb_img_ctrl3_bit2_0 or wb_ba3_bit31_12 or wb_ba3_bit0 or wb_am3 or wb_ta3 or wb_img_ctrl4_bit2_0 or wb_ba4_bit31_12 or wb_ba4_bit0 or wb_am4 or wb_ta4 or wb_img_ctrl5_bit2_0 or wb_ba5_bit31_12 or wb_ba5_bit0 or wb_am5 or wb_ta5 or wb_err_cs_bit31_24 or /*wb_err_cs_bit10 or*/ wb_err_cs_bit9 or wb_err_cs_bit8 or wb_err_cs_bit0 or wb_err_addr or wb_err_data or cnf_addr_bit23_2 or cnf_addr_bit0 or icr_bit31 or icr_bit4_3 or icr_bit2_0 or isr_bit4_3 or isr_bit2_0 ) begin case (r_conf_address_in[8]) 1'b0 : begin case ({r_conf_address_in[7], r_conf_address_in[6]}) 2'b00 : begin // PCI header - configuration space case (r_conf_address_in[5:2]) 4'h0: r_conf_data_out = { r_device_id, r_vendor_id } ; 4'h1: r_conf_data_out = { status_bit15_11, r_status_bit10_9, status_bit8, r_status_bit7, 1'h0, r_status_bit5, 5'h00, 7'h00, command_bit8, 1'h0, command_bit6, 3'h0, command_bit2_0 } ; 4'h2: r_conf_data_out = { r_class_code, r_revision_id } ; 4'h3: r_conf_data_out = { 8'h00, r_header_type, latency_timer, cache_line_size_reg } ; 4'h4: begin r_conf_data_out[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = pci_ba0_bit31_12[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] & pci_am0[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; r_conf_data_out[(31-`PCI_NUM_OF_DEC_ADDR_LINES):1] = 0 ; r_conf_data_out[0] = pci_ba0_bit0 & pci_am0[31]; end 4'h5: begin r_conf_data_out[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = pci_ba1_bit31_12[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] & pci_am1[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; r_conf_data_out[(31-`PCI_NUM_OF_DEC_ADDR_LINES):1] = 0 ; r_conf_data_out[0] = pci_ba1_bit0 & pci_am1[31]; end 4'h6: begin r_conf_data_out[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = pci_ba2_bit31_12[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] & pci_am2[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; r_conf_data_out[(31-`PCI_NUM_OF_DEC_ADDR_LINES):1] = 0 ; r_conf_data_out[0] = pci_ba2_bit0 & pci_am2[31]; end 4'h7: begin r_conf_data_out[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = pci_ba3_bit31_12[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] & pci_am3[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; r_conf_data_out[(31-`PCI_NUM_OF_DEC_ADDR_LINES):1] = 0 ; r_conf_data_out[0] = pci_ba3_bit0 & pci_am3[31]; end 4'h8: begin r_conf_data_out[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = pci_ba4_bit31_12[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] & pci_am4[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; r_conf_data_out[(31-`PCI_NUM_OF_DEC_ADDR_LINES):1] = 0 ; r_conf_data_out[0] = pci_ba4_bit0 & pci_am4[31]; end 4'h9: begin r_conf_data_out[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = pci_ba5_bit31_12[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] & pci_am5[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; r_conf_data_out[(31-`PCI_NUM_OF_DEC_ADDR_LINES):1] = 0 ; r_conf_data_out[0] = pci_ba5_bit0 & pci_am5[31]; end 4'hf: r_conf_data_out = { r_max_lat, r_min_gnt, r_interrupt_pin, interrupt_line } ; default : r_conf_data_out = 32'h0000_0000 ; endcase end default : r_conf_data_out = 32'h0000_0000 ; endcase end default : begin // PCI target - configuration space case (r_conf_address_in[7:2]) `P_IMG_CTRL0_ADDR: r_conf_data_out = { 29'h00000000, pci_img_ctrl0_bit2_1, 1'h0 } ; `P_BA0_ADDR : begin r_conf_data_out[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = pci_ba0_bit31_12[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] & pci_am0[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; r_conf_data_out[(31-`PCI_NUM_OF_DEC_ADDR_LINES):1] = 0 ; r_conf_data_out[0] = pci_ba0_bit0 & pci_am0[31]; end `P_AM0_ADDR : begin r_conf_data_out[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = pci_am0[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; r_conf_data_out[(31-`PCI_NUM_OF_DEC_ADDR_LINES):0] = 0 ; end `P_TA0_ADDR : begin r_conf_data_out[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = pci_ta0[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; r_conf_data_out[(31-`PCI_NUM_OF_DEC_ADDR_LINES):0] = 0 ; end `P_IMG_CTRL1_ADDR: r_conf_data_out = { 29'h00000000, pci_img_ctrl1_bit2_1, 1'h0 } ; `P_BA1_ADDR : begin r_conf_data_out[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = pci_ba1_bit31_12[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] & pci_am1[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; r_conf_data_out[(31-`PCI_NUM_OF_DEC_ADDR_LINES):1] = 0 ; r_conf_data_out[0] = pci_ba1_bit0 & pci_am1[31]; end `P_AM1_ADDR : begin r_conf_data_out[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = pci_am1[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; r_conf_data_out[(31-`PCI_NUM_OF_DEC_ADDR_LINES):0] = 0 ; end `P_TA1_ADDR : begin r_conf_data_out[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = pci_ta1[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; r_conf_data_out[(31-`PCI_NUM_OF_DEC_ADDR_LINES):0] = 0 ; end `P_IMG_CTRL2_ADDR: r_conf_data_out = { 29'h00000000, pci_img_ctrl2_bit2_1, 1'h0 } ; `P_BA2_ADDR : begin r_conf_data_out[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = pci_ba2_bit31_12[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] & pci_am2[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; r_conf_data_out[(31-`PCI_NUM_OF_DEC_ADDR_LINES):1] = 0 ; r_conf_data_out[0] = pci_ba2_bit0 & pci_am2[31]; end `P_AM2_ADDR : begin r_conf_data_out[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = pci_am2[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; r_conf_data_out[(31-`PCI_NUM_OF_DEC_ADDR_LINES):0] = 0 ; end `P_TA2_ADDR : begin r_conf_data_out[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = pci_ta2[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; r_conf_data_out[(31-`PCI_NUM_OF_DEC_ADDR_LINES):0] = 0 ; end `P_IMG_CTRL3_ADDR: r_conf_data_out = { 29'h00000000, pci_img_ctrl3_bit2_1, 1'h0 } ; `P_BA3_ADDR : begin r_conf_data_out[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = pci_ba3_bit31_12[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] & pci_am3[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; r_conf_data_out[(31-`PCI_NUM_OF_DEC_ADDR_LINES):1] = 0 ; r_conf_data_out[0] = pci_ba3_bit0 & pci_am3[31]; end `P_AM3_ADDR : begin r_conf_data_out[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = pci_am3[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; r_conf_data_out[(31-`PCI_NUM_OF_DEC_ADDR_LINES):0] = 0 ; end `P_TA3_ADDR : begin r_conf_data_out[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = pci_ta3[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; r_conf_data_out[(31-`PCI_NUM_OF_DEC_ADDR_LINES):0] = 0 ; end `P_IMG_CTRL4_ADDR: r_conf_data_out = { 29'h00000000, pci_img_ctrl4_bit2_1, 1'h0 } ; `P_BA4_ADDR : begin r_conf_data_out[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = pci_ba4_bit31_12[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] & pci_am4[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; r_conf_data_out[(31-`PCI_NUM_OF_DEC_ADDR_LINES):1] = 0 ; r_conf_data_out[0] = pci_ba4_bit0 & pci_am4[31]; end `P_AM4_ADDR : begin r_conf_data_out[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = pci_am4[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; r_conf_data_out[(31-`PCI_NUM_OF_DEC_ADDR_LINES):0] = 0 ; end `P_TA4_ADDR : begin r_conf_data_out[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = pci_ta4[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; r_conf_data_out[(31-`PCI_NUM_OF_DEC_ADDR_LINES):0] = 0 ; end `P_IMG_CTRL5_ADDR: r_conf_data_out = { 29'h00000000, pci_img_ctrl5_bit2_1, 1'h0 } ; `P_BA5_ADDR : begin r_conf_data_out[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = pci_ba5_bit31_12[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] & pci_am5[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; r_conf_data_out[(31-`PCI_NUM_OF_DEC_ADDR_LINES):1] = 0 ; r_conf_data_out[0] = pci_ba5_bit0 & pci_am5[31]; end `P_AM5_ADDR : begin r_conf_data_out[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = pci_am5[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; r_conf_data_out[(31-`PCI_NUM_OF_DEC_ADDR_LINES):0] = 0 ; end `P_TA5_ADDR : begin r_conf_data_out[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = pci_ta5[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; r_conf_data_out[(31-`PCI_NUM_OF_DEC_ADDR_LINES):0] = 0 ; end `P_ERR_CS_ADDR : r_conf_data_out = { pci_err_cs_bit31_24, 13'h0000, pci_err_cs_bit10, pci_err_cs_bit9, pci_err_cs_bit8, 7'h00, pci_err_cs_bit0 } ; `P_ERR_ADDR_ADDR : r_conf_data_out = pci_err_addr ; `P_ERR_DATA_ADDR : r_conf_data_out = pci_err_data ; // WB slave - configuration space `WB_CONF_SPC_BAR_ADDR: r_conf_data_out = { wb_ba0_bit31_12, 11'h000, wb_ba0_bit0 } ; `W_IMG_CTRL1_ADDR: r_conf_data_out = { 29'h00000000, wb_img_ctrl1_bit2_0 } ; `W_BA1_ADDR : begin r_conf_data_out[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] = wb_ba1_bit31_12[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] & wb_am1[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; r_conf_data_out[(31-`WB_NUM_OF_DEC_ADDR_LINES):1] = 0 ; r_conf_data_out[0] = wb_ba1_bit0 ; end `W_AM1_ADDR : begin r_conf_data_out[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] = wb_am1[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; r_conf_data_out[(31-`WB_NUM_OF_DEC_ADDR_LINES):0] = 0 ; end `W_TA1_ADDR : begin r_conf_data_out[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] = wb_ta1[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; r_conf_data_out[(31-`WB_NUM_OF_DEC_ADDR_LINES):0] = 0 ; end `W_IMG_CTRL2_ADDR: r_conf_data_out = { 29'h00000000, wb_img_ctrl2_bit2_0 } ; `W_BA2_ADDR : begin r_conf_data_out[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] = wb_ba2_bit31_12[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] & wb_am2[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; r_conf_data_out[(31-`WB_NUM_OF_DEC_ADDR_LINES):1] = 0 ; r_conf_data_out[0] = wb_ba2_bit0 ; end `W_AM2_ADDR : begin r_conf_data_out[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] = wb_am2[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; r_conf_data_out[(31-`WB_NUM_OF_DEC_ADDR_LINES):0] = 0 ; end `W_TA2_ADDR : begin r_conf_data_out[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] = wb_ta2[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; r_conf_data_out[(31-`WB_NUM_OF_DEC_ADDR_LINES):0] = 0 ; end `W_IMG_CTRL3_ADDR: r_conf_data_out = { 29'h00000000, wb_img_ctrl3_bit2_0 } ; `W_BA3_ADDR : begin r_conf_data_out[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] = wb_ba3_bit31_12[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] & wb_am3[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; r_conf_data_out[(31-`WB_NUM_OF_DEC_ADDR_LINES):1] = 0 ; r_conf_data_out[0] = wb_ba3_bit0 ; end `W_AM3_ADDR : begin r_conf_data_out[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] = wb_am3[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; r_conf_data_out[(31-`WB_NUM_OF_DEC_ADDR_LINES):0] = 0 ; end `W_TA3_ADDR : begin r_conf_data_out[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] = wb_ta3[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; r_conf_data_out[(31-`WB_NUM_OF_DEC_ADDR_LINES):0] = 0 ; end `W_IMG_CTRL4_ADDR: r_conf_data_out = { 29'h00000000, wb_img_ctrl4_bit2_0 } ; `W_BA4_ADDR : begin r_conf_data_out[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] = wb_ba4_bit31_12[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] & wb_am4[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; r_conf_data_out[(31-`WB_NUM_OF_DEC_ADDR_LINES):1] = 0 ; r_conf_data_out[0] = wb_ba4_bit0 ; end `W_AM4_ADDR : begin r_conf_data_out[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] = wb_am4[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; r_conf_data_out[(31-`WB_NUM_OF_DEC_ADDR_LINES):0] = 0 ; end `W_TA4_ADDR : begin r_conf_data_out[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] = wb_ta4[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; r_conf_data_out[(31-`WB_NUM_OF_DEC_ADDR_LINES):0] = 0 ; end `W_IMG_CTRL5_ADDR: r_conf_data_out = { 29'h00000000, wb_img_ctrl5_bit2_0 } ; `W_BA5_ADDR : begin r_conf_data_out[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] = wb_ba5_bit31_12[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] & wb_am5[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; r_conf_data_out[(31-`WB_NUM_OF_DEC_ADDR_LINES):1] = 0 ; r_conf_data_out[0] = wb_ba5_bit0 ; end `W_AM5_ADDR : begin r_conf_data_out[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] = wb_am5[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; r_conf_data_out[(31-`WB_NUM_OF_DEC_ADDR_LINES):0] = 0 ; end `W_TA5_ADDR : begin r_conf_data_out[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] = wb_ta5[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; r_conf_data_out[(31-`WB_NUM_OF_DEC_ADDR_LINES):0] = 0 ; end `W_ERR_CS_ADDR : r_conf_data_out = { wb_err_cs_bit31_24, /*13*/14'h0000, /*wb_err_cs_bit10,*/ wb_err_cs_bit9, wb_err_cs_bit8, 7'h00, wb_err_cs_bit0 } ; `W_ERR_ADDR_ADDR : r_conf_data_out = wb_err_addr ; `W_ERR_DATA_ADDR : r_conf_data_out = wb_err_data ; `CNF_ADDR_ADDR : r_conf_data_out = { 8'h00, cnf_addr_bit23_2, 1'h0, cnf_addr_bit0 } ; // `CNF_DATA_ADDR: implemented elsewhere !!! // `INT_ACK_ADDR : implemented elsewhere !!! `ICR_ADDR : r_conf_data_out = { icr_bit31, 26'h0000_000, icr_bit4_3, icr_bit2_0 } ; `ISR_ADDR : r_conf_data_out = { 27'h0000_000, isr_bit4_3, isr_bit2_0 } ; default : r_conf_data_out = 32'h0000_0000 ; endcase end endcase end `endif always@(w_conf_address_in or status_bit15_11 or status_bit8 or command_bit8 or command_bit6 or command_bit2_0 or latency_timer or cache_line_size_reg or pci_ba0_bit31_12 or pci_img_ctrl0_bit2_1 or pci_am0 or pci_ta0 or pci_ba0_bit0 or pci_img_ctrl1_bit2_1 or pci_am1 or pci_ta1 or pci_ba1_bit31_12 or pci_ba1_bit0 or pci_img_ctrl2_bit2_1 or pci_am2 or pci_ta2 or pci_ba2_bit31_12 or pci_ba2_bit0 or pci_img_ctrl3_bit2_1 or pci_am3 or pci_ta3 or pci_ba3_bit31_12 or pci_ba3_bit0 or pci_img_ctrl4_bit2_1 or pci_am4 or pci_ta4 or pci_ba4_bit31_12 or pci_ba4_bit0 or pci_img_ctrl5_bit2_1 or pci_am5 or pci_ta5 or pci_ba5_bit31_12 or pci_ba5_bit0 or interrupt_line or pci_err_cs_bit31_24 or pci_err_cs_bit10 or pci_err_cs_bit9 or pci_err_cs_bit8 or pci_err_cs_bit0 or pci_err_addr or pci_err_data or wb_ba0_bit31_12 or wb_ba0_bit0 or wb_img_ctrl1_bit2_0 or wb_ba1_bit31_12 or wb_ba1_bit0 or wb_am1 or wb_ta1 or wb_img_ctrl2_bit2_0 or wb_ba2_bit31_12 or wb_ba2_bit0 or wb_am2 or wb_ta2 or wb_img_ctrl3_bit2_0 or wb_ba3_bit31_12 or wb_ba3_bit0 or wb_am3 or wb_ta3 or wb_img_ctrl4_bit2_0 or wb_ba4_bit31_12 or wb_ba4_bit0 or wb_am4 or wb_ta4 or wb_img_ctrl5_bit2_0 or wb_ba5_bit31_12 or wb_ba5_bit0 or wb_am5 or wb_ta5 or wb_err_cs_bit31_24 or /*wb_err_cs_bit10 or*/ wb_err_cs_bit9 or wb_err_cs_bit8 or wb_err_cs_bit0 or wb_err_addr or wb_err_data or cnf_addr_bit23_2 or cnf_addr_bit0 or icr_bit31 or icr_bit4_3 or icr_bit2_0 or isr_bit4_3 or isr_bit2_0 ) begin case (w_conf_address_in[8]) 1'b0 : begin case ({w_conf_address_in[7], w_conf_address_in[6]}) 2'b00 : begin // PCI header - configuration space case (w_conf_address_in[5:2]) 4'h0: begin w_conf_data_out = { r_device_id, r_vendor_id } ; w_reg_select_dec = 56'h00_0000_0000_0000 ; // Read-Only register end 4'h1: // w_reg_select_dec bit 0 begin w_conf_data_out = { status_bit15_11, r_status_bit10_9, status_bit8, r_status_bit7, 1'h0, r_status_bit5, 5'h00, 7'h00, command_bit8, 1'h0, command_bit6, 3'h0, command_bit2_0 } ; w_reg_select_dec = 56'h00_0000_0000_0001 ; end 4'h2: begin w_conf_data_out = { r_class_code, r_revision_id } ; w_reg_select_dec = 56'h00_0000_0000_0000 ; // Read-Only register end 4'h3: // w_reg_select_dec bit 1 begin w_conf_data_out = { 8'h00, r_header_type, latency_timer, cache_line_size_reg } ; w_reg_select_dec = 56'h00_0000_0000_0002 ; end 4'h4: // w_reg_select_dec bit 4 begin w_conf_data_out[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = pci_ba0_bit31_12[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] & pci_am0[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; w_conf_data_out[(31-`PCI_NUM_OF_DEC_ADDR_LINES):1] = 0 ; w_conf_data_out[0] = pci_ba0_bit0 & pci_am0[31]; w_reg_select_dec = 56'h00_0000_0000_0010 ; // The same for another address end 4'h5: // w_reg_select_dec bit 8 begin w_conf_data_out[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = pci_ba1_bit31_12[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] & pci_am1[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; w_conf_data_out[(31-`PCI_NUM_OF_DEC_ADDR_LINES):1] = 0 ; w_conf_data_out[0] = pci_ba1_bit0 & pci_am1[31]; w_reg_select_dec = 56'h00_0000_0000_0100 ; // The same for another address end 4'h6: // w_reg_select_dec bit 12 begin w_conf_data_out[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = pci_ba2_bit31_12[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] & pci_am2[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; w_conf_data_out[(31-`PCI_NUM_OF_DEC_ADDR_LINES):1] = 0 ; w_conf_data_out[0] = pci_ba2_bit0 & pci_am2[31]; w_reg_select_dec = 56'h00_0000_0000_1000 ; // The same for another address end 4'h7: // w_reg_select_dec bit 16 begin w_conf_data_out[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = pci_ba3_bit31_12[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] & pci_am3[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; w_conf_data_out[(31-`PCI_NUM_OF_DEC_ADDR_LINES):1] = 0 ; w_conf_data_out[0] = pci_ba3_bit0 & pci_am3[31]; w_reg_select_dec = 56'h00_0000_0001_0000 ; // The same for another address end 4'h8: // w_reg_select_dec bit 20 begin w_conf_data_out[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = pci_ba4_bit31_12[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] & pci_am4[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; w_conf_data_out[(31-`PCI_NUM_OF_DEC_ADDR_LINES):1] = 0 ; w_conf_data_out[0] = pci_ba4_bit0 & pci_am4[31]; w_reg_select_dec = 56'h00_0000_0010_0000 ; // The same for another address end 4'h9: // w_reg_select_dec bit 24 begin w_conf_data_out[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = pci_ba5_bit31_12[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] & pci_am5[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; w_conf_data_out[(31-`PCI_NUM_OF_DEC_ADDR_LINES):1] = 0 ; w_conf_data_out[0] = pci_ba5_bit0 & pci_am5[31]; w_reg_select_dec = 56'h00_0000_0100_0000 ; // The same for another address end 4'hf: // w_reg_select_dec bit 2 begin w_conf_data_out = { r_max_lat, r_min_gnt, r_interrupt_pin, interrupt_line } ; w_reg_select_dec = 56'h00_0000_0000_0004 ; end default : begin w_conf_data_out = 32'h0000_0000 ; w_reg_select_dec = 56'h00_0000_0000_0000 ; end endcase end default : begin w_conf_data_out = 32'h0000_0000 ; w_reg_select_dec = 56'h00_0000_0000_0000 ; end endcase end default : begin // PCI target - configuration space case (w_conf_address_in[7:2]) `P_IMG_CTRL0_ADDR: // w_reg_select_dec bit 3 begin w_conf_data_out = { 29'h00000000, pci_img_ctrl0_bit2_1, 1'h0 } ; w_reg_select_dec = 56'h00_0000_0000_0008 ; end `P_BA0_ADDR: // w_reg_select_dec bit 4 begin w_conf_data_out[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = pci_ba0_bit31_12[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] & pci_am0[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; w_conf_data_out[(31-`PCI_NUM_OF_DEC_ADDR_LINES):1] = 0 ; w_conf_data_out[0] = pci_ba0_bit0 & pci_am0[31]; w_reg_select_dec = 56'h00_0000_0000_0010 ; // The same for another address end `P_AM0_ADDR: // w_reg_select_dec bit 5 begin w_conf_data_out[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = pci_am0[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; w_conf_data_out[(31-`PCI_NUM_OF_DEC_ADDR_LINES):0] = 0 ; w_reg_select_dec = 56'h00_0000_0000_0020 ; end `P_TA0_ADDR: // w_reg_select_dec bit 6 begin w_conf_data_out[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = pci_ta0[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; w_conf_data_out[(31-`PCI_NUM_OF_DEC_ADDR_LINES):0] = 0 ; w_reg_select_dec = 56'h00_0000_0000_0040 ; end `P_IMG_CTRL1_ADDR: // w_reg_select_dec bit 7 begin w_conf_data_out = { 29'h00000000, pci_img_ctrl1_bit2_1, 1'h0 } ; w_reg_select_dec = 56'h00_0000_0000_0080 ; end `P_BA1_ADDR: // w_reg_select_dec bit 8 begin w_conf_data_out[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = pci_ba1_bit31_12[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] & pci_am1[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; w_conf_data_out[(31-`PCI_NUM_OF_DEC_ADDR_LINES):1] = 0 ; w_conf_data_out[0] = pci_ba1_bit0 & pci_am1[31]; w_reg_select_dec = 56'h00_0000_0000_0100 ; // The same for another address end `P_AM1_ADDR: // w_reg_select_dec bit 9 begin w_conf_data_out[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = pci_am1[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; w_conf_data_out[(31-`PCI_NUM_OF_DEC_ADDR_LINES):0] = 0 ; w_reg_select_dec = 56'h00_0000_0000_0200 ; end `P_TA1_ADDR: // w_reg_select_dec bit 10 begin w_conf_data_out[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = pci_ta1[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; w_conf_data_out[(31-`PCI_NUM_OF_DEC_ADDR_LINES):0] = 0 ; w_reg_select_dec = 56'h00_0000_0000_0400 ; end `P_IMG_CTRL2_ADDR: // w_reg_select_dec bit 11 begin w_conf_data_out = { 29'h00000000, pci_img_ctrl2_bit2_1, 1'h0 } ; w_reg_select_dec = 56'h00_0000_0000_0800 ; end `P_BA2_ADDR: // w_reg_select_dec bit 12 begin w_conf_data_out[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = pci_ba2_bit31_12[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] & pci_am2[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; w_conf_data_out[(31-`PCI_NUM_OF_DEC_ADDR_LINES):1] = 0 ; w_conf_data_out[0] = pci_ba2_bit0 & pci_am2[31]; w_reg_select_dec = 56'h00_0000_0000_1000 ; // The same for another address end `P_AM2_ADDR: // w_reg_select_dec bit 13 begin w_conf_data_out[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = pci_am2[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; w_conf_data_out[(31-`PCI_NUM_OF_DEC_ADDR_LINES):0] = 0 ; w_reg_select_dec = 56'h00_0000_0000_2000 ; end `P_TA2_ADDR: // w_reg_select_dec bit 14 begin w_conf_data_out[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = pci_ta2[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; w_conf_data_out[(31-`PCI_NUM_OF_DEC_ADDR_LINES):0] = 0 ; w_reg_select_dec = 56'h00_0000_0000_4000 ; end `P_IMG_CTRL3_ADDR: // w_reg_select_dec bit 15 begin w_conf_data_out = { 29'h00000000, pci_img_ctrl3_bit2_1, 1'h0 } ; w_reg_select_dec = 56'h00_0000_0000_8000 ; end `P_BA3_ADDR: // w_reg_select_dec bit 16 begin w_conf_data_out[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = pci_ba3_bit31_12[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] & pci_am3[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; w_conf_data_out[(31-`PCI_NUM_OF_DEC_ADDR_LINES):1] = 0 ; w_conf_data_out[0] = pci_ba3_bit0 & pci_am3[31]; w_reg_select_dec = 56'h00_0000_0001_0000 ; // The same for another address end `P_AM3_ADDR: // w_reg_select_dec bit 17 begin w_conf_data_out[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = pci_am3[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; w_conf_data_out[(31-`PCI_NUM_OF_DEC_ADDR_LINES):0] = 0 ; w_reg_select_dec = 56'h00_0000_0002_0000 ; end `P_TA3_ADDR: // w_reg_select_dec bit 18 begin w_conf_data_out[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = pci_ta3[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; w_conf_data_out[(31-`PCI_NUM_OF_DEC_ADDR_LINES):0] = 0 ; w_reg_select_dec = 56'h00_0000_0004_0000 ; end `P_IMG_CTRL4_ADDR: // w_reg_select_dec bit 19 begin w_conf_data_out = { 29'h00000000, pci_img_ctrl4_bit2_1, 1'h0 } ; w_reg_select_dec = 56'h00_0000_0008_0000 ; end `P_BA4_ADDR: // w_reg_select_dec bit 20 begin w_conf_data_out[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = pci_ba4_bit31_12[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] & pci_am4[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; w_conf_data_out[(31-`PCI_NUM_OF_DEC_ADDR_LINES):1] = 0 ; w_conf_data_out[0] = pci_ba4_bit0 & pci_am4[31]; w_reg_select_dec = 56'h00_0000_0010_0000 ; // The same for another address end `P_AM4_ADDR: // w_reg_select_dec bit 21 begin w_conf_data_out[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = pci_am4[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; w_conf_data_out[(31-`PCI_NUM_OF_DEC_ADDR_LINES):0] = 0 ; w_reg_select_dec = 56'h00_0000_0020_0000 ; end `P_TA4_ADDR: // w_reg_select_dec bit 22 begin w_conf_data_out[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = pci_ta4[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; w_conf_data_out[(31-`PCI_NUM_OF_DEC_ADDR_LINES):0] = 0 ; w_reg_select_dec = 56'h00_0000_0040_0000 ; end `P_IMG_CTRL5_ADDR: // w_reg_select_dec bit 23 begin w_conf_data_out = { 29'h00000000, pci_img_ctrl5_bit2_1, 1'h0 } ; w_reg_select_dec = 56'h00_0000_0080_0000 ; end `P_BA5_ADDR: // w_reg_select_dec bit 24 begin w_conf_data_out[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = pci_ba5_bit31_12[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] & pci_am5[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; w_conf_data_out[(31-`PCI_NUM_OF_DEC_ADDR_LINES):1] = 0 ; w_conf_data_out[0] = pci_ba5_bit0 & pci_am5[31]; w_reg_select_dec = 56'h00_0000_0100_0000 ; // The same for another address end `P_AM5_ADDR: // w_reg_select_dec bit 25 begin w_conf_data_out[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = pci_am5[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; w_conf_data_out[(31-`PCI_NUM_OF_DEC_ADDR_LINES):0] = 0 ; w_reg_select_dec = 56'h00_0000_0200_0000 ; end `P_TA5_ADDR: // w_reg_select_dec bit 26 begin w_conf_data_out[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = pci_ta5[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; w_conf_data_out[(31-`PCI_NUM_OF_DEC_ADDR_LINES):0] = 0 ; w_reg_select_dec = 56'h00_0000_0400_0000 ; end `P_ERR_CS_ADDR: // w_reg_select_dec bit 27 begin w_conf_data_out = { pci_err_cs_bit31_24, 13'h0000, pci_err_cs_bit10, pci_err_cs_bit9, pci_err_cs_bit8, 7'h00, pci_err_cs_bit0 } ; w_reg_select_dec = 56'h00_0000_0800_0000 ; end `P_ERR_ADDR_ADDR: // w_reg_select_dec bit 28 begin w_conf_data_out = pci_err_addr ; w_reg_select_dec = 56'h00_0000_0000_0000 ; // = 56'h00_0000_1000_0000 ; end `P_ERR_DATA_ADDR: // w_reg_select_dec bit 29 begin w_conf_data_out = pci_err_data ; w_reg_select_dec = 56'h00_0000_0000_0000 ; // = 56'h00_0000_2000_0000 ; end // WB slave - configuration space `WB_CONF_SPC_BAR_ADDR: begin w_conf_data_out = { wb_ba0_bit31_12, 11'h000, wb_ba0_bit0 } ; w_reg_select_dec = 56'h00_0000_0000_0000 ; // Read-Only register end `W_IMG_CTRL1_ADDR: // w_reg_select_dec bit 30 begin w_conf_data_out = { 29'h00000000, wb_img_ctrl1_bit2_0 } ; w_reg_select_dec = 56'h00_0000_4000_0000 ; end `W_BA1_ADDR: // w_reg_select_dec bit 31 begin w_conf_data_out[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] = wb_ba1_bit31_12[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] & wb_am1[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; w_conf_data_out[(31-`WB_NUM_OF_DEC_ADDR_LINES):1] = 0 ; w_conf_data_out[0] = wb_ba1_bit0 ; w_reg_select_dec = 56'h00_0000_8000_0000 ; end `W_AM1_ADDR: // w_reg_select_dec bit 32 begin w_conf_data_out[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] = wb_am1[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; w_conf_data_out[(31-`WB_NUM_OF_DEC_ADDR_LINES):0] = 0 ; w_reg_select_dec = 56'h00_0001_0000_0000 ; end `W_TA1_ADDR: // w_reg_select_dec bit 33 begin w_conf_data_out[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] = wb_ta1[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; w_conf_data_out[(31-`WB_NUM_OF_DEC_ADDR_LINES):0] = 0 ; w_reg_select_dec = 56'h00_0002_0000_0000 ; end `W_IMG_CTRL2_ADDR: // w_reg_select_dec bit 34 begin w_conf_data_out = { 29'h00000000, wb_img_ctrl2_bit2_0 } ; w_reg_select_dec = 56'h00_0004_0000_0000 ; end `W_BA2_ADDR: // w_reg_select_dec bit 35 begin w_conf_data_out[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] = wb_ba2_bit31_12[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] & wb_am2[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; w_conf_data_out[(31-`WB_NUM_OF_DEC_ADDR_LINES):1] = 0 ; w_conf_data_out[0] = wb_ba2_bit0 ; w_reg_select_dec = 56'h00_0008_0000_0000 ; end `W_AM2_ADDR: // w_reg_select_dec bit 36 begin w_conf_data_out[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] = wb_am2[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; w_conf_data_out[(31-`WB_NUM_OF_DEC_ADDR_LINES):0] = 0 ; w_reg_select_dec = 56'h00_0010_0000_0000 ; end `W_TA2_ADDR: // w_reg_select_dec bit 37 begin w_conf_data_out[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] = wb_ta2[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; w_conf_data_out[(31-`WB_NUM_OF_DEC_ADDR_LINES):0] = 0 ; w_reg_select_dec = 56'h00_0020_0000_0000 ; end `W_IMG_CTRL3_ADDR: // w_reg_select_dec bit 38 begin w_conf_data_out = { 29'h00000000, wb_img_ctrl3_bit2_0 } ; w_reg_select_dec = 56'h00_0040_0000_0000 ; end `W_BA3_ADDR: // w_reg_select_dec bit 39 begin w_conf_data_out[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] = wb_ba3_bit31_12[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] & wb_am3[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; w_conf_data_out[(31-`WB_NUM_OF_DEC_ADDR_LINES):1] = 0 ; w_conf_data_out[0] = wb_ba3_bit0 ; w_reg_select_dec = 56'h00_0080_0000_0000 ; end `W_AM3_ADDR: // w_reg_select_dec bit 40 begin w_conf_data_out[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] = wb_am3[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; w_conf_data_out[(31-`WB_NUM_OF_DEC_ADDR_LINES):0] = 0 ; w_reg_select_dec = 56'h00_0100_0000_0000 ; end `W_TA3_ADDR: // w_reg_select_dec bit 41 begin w_conf_data_out[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] = wb_ta3[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; w_conf_data_out[(31-`WB_NUM_OF_DEC_ADDR_LINES):0] = 0 ; w_reg_select_dec = 56'h00_0200_0000_0000 ; end `W_IMG_CTRL4_ADDR: // w_reg_select_dec bit 42 begin w_conf_data_out = { 29'h00000000, wb_img_ctrl4_bit2_0 } ; w_reg_select_dec = 56'h00_0400_0000_0000 ; end `W_BA4_ADDR: // w_reg_select_dec bit 43 begin w_conf_data_out[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] = wb_ba4_bit31_12[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] & wb_am4[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; w_conf_data_out[(31-`WB_NUM_OF_DEC_ADDR_LINES):1] = 0 ; w_conf_data_out[0] = wb_ba4_bit0 ; w_reg_select_dec = 56'h00_0800_0000_0000 ; end `W_AM4_ADDR: // w_reg_select_dec bit 44 begin w_conf_data_out[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] = wb_am4[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; w_conf_data_out[(31-`WB_NUM_OF_DEC_ADDR_LINES):0] = 0 ; w_reg_select_dec = 56'h00_1000_0000_0000 ; end `W_TA4_ADDR: // w_reg_select_dec bit 45 begin w_conf_data_out[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] = wb_ta4[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; w_conf_data_out[(31-`WB_NUM_OF_DEC_ADDR_LINES):0] = 0 ; w_reg_select_dec = 56'h00_2000_0000_0000 ; end `W_IMG_CTRL5_ADDR: // w_reg_select_dec bit 46 begin w_conf_data_out = { 29'h00000000, wb_img_ctrl5_bit2_0 } ; w_reg_select_dec = 56'h00_4000_0000_0000 ; end `W_BA5_ADDR: // w_reg_select_dec bit 47 begin w_conf_data_out[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] = wb_ba5_bit31_12[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] & wb_am5[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; w_conf_data_out[(31-`WB_NUM_OF_DEC_ADDR_LINES):1] = 0 ; w_conf_data_out[0] = wb_ba5_bit0 ; w_reg_select_dec = 56'h00_8000_0000_0000 ; end `W_AM5_ADDR: // w_reg_select_dec bit 48 begin w_conf_data_out[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] = wb_am5[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; w_conf_data_out[(31-`WB_NUM_OF_DEC_ADDR_LINES):0] = 0 ; w_reg_select_dec = 56'h01_0000_0000_0000 ; end `W_TA5_ADDR: // w_reg_select_dec bit 49 begin w_conf_data_out[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] = wb_ta5[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; w_conf_data_out[(31-`WB_NUM_OF_DEC_ADDR_LINES):0] = 0 ; w_reg_select_dec = 56'h02_0000_0000_0000 ; end `W_ERR_CS_ADDR: // w_reg_select_dec bit 50 begin w_conf_data_out = { wb_err_cs_bit31_24, /*13*/14'h0000, /*wb_err_cs_bit10,*/ wb_err_cs_bit9, wb_err_cs_bit8, 7'h00, wb_err_cs_bit0 } ; w_reg_select_dec = 56'h04_0000_0000_0000 ; end `W_ERR_ADDR_ADDR: // w_reg_select_dec bit 51 begin w_conf_data_out = wb_err_addr ; w_reg_select_dec = 56'h08_0000_0000_0000 ; end `W_ERR_DATA_ADDR: // w_reg_select_dec bit 52 begin w_conf_data_out = wb_err_data ; w_reg_select_dec = 56'h10_0000_0000_0000 ; end `CNF_ADDR_ADDR: // w_reg_select_dec bit 53 begin w_conf_data_out = { 8'h00, cnf_addr_bit23_2, 1'h0, cnf_addr_bit0 } ; w_reg_select_dec = 56'h20_0000_0000_0000 ; end // `CNF_DATA_ADDR: implemented elsewhere !!! // `INT_ACK_ADDR: implemented elsewhere !!! `ICR_ADDR: // w_reg_select_dec bit 54 begin w_conf_data_out = { icr_bit31, 26'h0000_000, icr_bit4_3, icr_bit2_0 } ; w_reg_select_dec = 56'h40_0000_0000_0000 ; end `ISR_ADDR: // w_reg_select_dec bit 55 begin w_conf_data_out = { 27'h0000_000, isr_bit4_3, isr_bit2_0 } ; w_reg_select_dec = 56'h80_0000_0000_0000 ; end default: begin w_conf_data_out = 32'h0000_0000 ; w_reg_select_dec = 56'h00_0000_0000_0000 ; end endcase end endcase end // Reduced write data for BASE, MASK and TRANSLATION registers of PCI and WB images assign w_conf_pdata_reduced[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] = w_conf_data_in[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; assign w_conf_pdata_reduced[(31-`PCI_NUM_OF_DEC_ADDR_LINES): 0] = 0 ; assign w_conf_wdata_reduced[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] = w_conf_data_in[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; assign w_conf_wdata_reduced[(31-`WB_NUM_OF_DEC_ADDR_LINES): 0] = 0 ; always@(posedge w_clock or posedge reset) begin // Here are implemented all registers that are reset with RESET signal otherwise they can be normaly written!!! // Registers that are commented are implemented after this alwasy statement, because they are e.g. reset with // RESET signal, set with some status signal and they are erased with writting '1' into them !!! if (reset) begin /*status_bit15_11 ; status_bit8 ;*/ command_bit8 <= 1'h0 ; command_bit6 <= 1'h0 ; command_bit2_0 <= 3'h0 ; latency_timer <= 8'h00 ; cache_line_size_reg <= 8'h00 ; // ALL pci_base address registers are the same as pci_baX registers ! interrupt_line <= 8'h00 ; `ifdef HOST `ifdef NO_CNF_IMAGE // if PCI bridge is HOST and IMAGE0 is assigned as general image space `ifdef PCI_IMAGE0 pci_img_ctrl0_bit2_1 <= 2'h0 ; pci_ba0_bit31_12 <= 20'h0000_0 ; pci_ba0_bit0 <= `PCI_BA0_MEM_IO ; pci_am0 <= `PCI_AM0 ; pci_ta0 <= 20'h0000_0 ; `endif `else pci_ba0_bit31_12 <= 20'h0000_0 ; `endif `else // GUEST pci_ba0_bit31_12 <= 20'h0000_0 ; `endif pci_img_ctrl1_bit2_1 <= 2'h0 ; pci_ba1_bit31_12 <= 20'h0000_0 ; `ifdef HOST pci_ba1_bit0 <= `PCI_BA1_MEM_IO ; `endif pci_am1 <= `PCI_AM1; pci_ta1 <= 20'h0000_0 ; `ifdef PCI_IMAGE2 pci_img_ctrl2_bit2_1 <= 2'h0 ; pci_ba2_bit31_12 <= 20'h0000_0 ; `ifdef HOST pci_ba2_bit0 <= `PCI_BA2_MEM_IO ; `endif pci_am2 <= `PCI_AM2; pci_ta2 <= 20'h0000_0 ; `endif `ifdef PCI_IMAGE3 pci_img_ctrl3_bit2_1 <= 2'h0 ; pci_ba3_bit31_12 <= 20'h0000_0 ; `ifdef HOST pci_ba3_bit0 <= `PCI_BA3_MEM_IO ; `endif pci_am3 <= `PCI_AM3; pci_ta3 <= 20'h0000_0 ; `endif `ifdef PCI_IMAGE4 pci_img_ctrl4_bit2_1 <= 2'h0 ; pci_ba4_bit31_12 <= 20'h0000_0 ; `ifdef HOST pci_ba4_bit0 <= `PCI_BA4_MEM_IO ; `endif pci_am4 <= `PCI_AM4; pci_ta4 <= 20'h0000_0 ; `endif `ifdef PCI_IMAGE5 pci_img_ctrl5_bit2_1 <= 2'h0 ; pci_ba5_bit31_12 <= 20'h0000_0 ; `ifdef HOST pci_ba5_bit0 <= `PCI_BA5_MEM_IO ; `endif pci_am5 <= `PCI_AM5; pci_ta5 <= 20'h0000_0 ; `endif /*pci_err_cs_bit31_24 ; pci_err_cs_bit10; pci_err_cs_bit9 ; pci_err_cs_bit8 ;*/ pci_err_cs_bit0 <= 1'h0 ; /*pci_err_addr ;*/ /*pci_err_data ;*/ // wb_img_ctrl1_bit2_0 <= 3'h0 ; wb_ba1_bit31_12 <= 20'h0000_0 ; wb_ba1_bit0 <= 1'h0 ; wb_am1 <= 20'h0000_0 ; wb_ta1 <= 20'h0000_0 ; `ifdef WB_IMAGE2 wb_img_ctrl2_bit2_0 <= 3'h0 ; wb_ba2_bit31_12 <= 20'h0000_0 ; wb_ba2_bit0 <= 1'h0 ; wb_am2 <= 20'h0000_0 ; wb_ta2 <= 20'h0000_0 ; `endif `ifdef WB_IMAGE3 wb_img_ctrl3_bit2_0 <= 3'h0 ; wb_ba3_bit31_12 <= 20'h0000_0 ; wb_ba3_bit0 <= 1'h0 ; wb_am3 <= 20'h0000_0 ; wb_ta3 <= 20'h0000_0 ; `endif `ifdef WB_IMAGE4 wb_img_ctrl4_bit2_0 <= 3'h0 ; wb_ba4_bit31_12 <= 20'h0000_0 ; wb_ba4_bit0 <= 1'h0 ; wb_am4 <= 20'h0000_0 ; wb_ta4 <= 20'h0000_0 ; `endif `ifdef WB_IMAGE5 wb_img_ctrl5_bit2_0 <= 3'h0 ; wb_ba5_bit31_12 <= 20'h0000_0 ; wb_ba5_bit0 <= 1'h0 ; wb_am5 <= 20'h0000_0 ; wb_ta5 <= 20'h0000_0 ; `endif /*wb_err_cs_bit31_24 ; wb_err_cs_bit10 ; wb_err_cs_bit9 ; wb_err_cs_bit8 ;*/ wb_err_cs_bit0 <= 1'h0 ; /*wb_err_addr ;*/ /*wb_err_data ;*/ `ifdef HOST cnf_addr_bit23_2 <= 22'h0000_00 ; cnf_addr_bit0 <= 1'h0 ; `endif icr_bit31 <= 1'h0 ; `ifdef HOST icr_bit2_0 <= 3'h0 ; icr_bit4_3 <= 2'h0 ; `else icr_bit2_0[2:0] <= 3'h0 ; `endif /*isr_bit4_3 ; isr_bit2_0 ;*/ end /* ----------------------------------------------------------------------------------------------------------- Following register bits should have asynchronous RESET & SET! That is why they are IMPLEMENTED separately after this ALWAYS block!!! (for every register bit, there are two D-FF implemented) status_bit15_11[15] <= 1'b1 ; status_bit15_11[14] <= 1'b1 ; status_bit15_11[13] <= 1'b1 ; status_bit15_11[12] <= 1'b1 ; status_bit15_11[11] <= 1'b1 ; status_bit8 <= 1'b1 ; pci_err_cs_bit10 <= 1'b1 ; pci_err_cs_bit9 <= 1'b1 ; pci_err_cs_bit8 <= 1'b1 ; pci_err_cs_bit31_24 <= { pci_error_be, pci_error_bc } ; pci_err_addr <= pci_error_addr ; pci_err_data <= pci_error_data ; wb_err_cs_bit10 <= 1'b1 ; wb_err_cs_bit9 <= 1'b1 ; wb_err_cs_bit8 <= 1'b1 ; wb_err_cs_bit31_24 <= { wb_error_be, wb_error_bc } ; wb_err_addr <= wb_error_addr ; wb_err_data <= wb_error_data ; isr_bit4_0[4] <= 1'b1 & icr_bit4_0[4] ; isr_bit4_0[3] <= 1'b1 & icr_bit4_0[3] ; isr_bit4_0[2] <= 1'b1 & icr_bit4_0[2] ; isr_bit4_0[1] <= 1'b1 & icr_bit4_0[1] ; isr_bit4_0[0] <= 1'b1 & icr_bit4_0[0] ; -----------------------------------------------------------------------------------------------------------*/ // Here follows normal writting to registers (only to their valid bits) ! else begin if (w_we) begin // PCI header - configuration space if (w_reg_select_dec[0]) // w_conf_address_in[5:2] = 4'h1: begin if (~w_byte_en[1]) command_bit8 <= w_conf_data_in[8] ; if (~w_byte_en[0]) begin command_bit6 <= w_conf_data_in[6] ; command_bit2_0 <= w_conf_data_in[2:0] ; end end if (w_reg_select_dec[1]) // w_conf_address_in[5:2] = 4'h3: begin if (~w_byte_en[1]) latency_timer <= w_conf_data_in[15:8] ; if (~w_byte_en[0]) cache_line_size_reg <= w_conf_data_in[7:0] ; end // if (w_reg_select_dec[4]) // w_conf_address_in[5:2] = 4'h4: // Also used with IMAGE0 // if (w_reg_select_dec[8]) // w_conf_address_in[5:2] = 4'h5: // Also used with IMAGE1 // if (w_reg_select_dec[12]) // w_conf_address_in[5:2] = 4'h6: // Also used with IMAGE2 // if (w_reg_select_dec[16]) // w_conf_address_in[5:2] = 4'h7: // Also used with IMAGE3 // if (w_reg_select_dec[20]) // w_conf_address_in[5:2] = 4'h8: // Also used with IMAGE4 // if (w_reg_select_dec[24]) // w_conf_address_in[5:2] = 4'h9: // Also used with IMAGE5 and IMAGE6 if (w_reg_select_dec[2]) // w_conf_address_in[5:2] = 4'hf: begin if (~w_byte_en[0]) interrupt_line <= w_conf_data_in[7:0] ; end // PCI target - configuration space `ifdef HOST `ifdef NO_CNF_IMAGE `ifdef PCI_IMAGE0 // if PCI bridge is HOST and IMAGE0 is assigned as general image space if (w_reg_select_dec[3]) // case (w_conf_address_in[7:2]) = `P_IMG_CTRL0_ADDR: begin if (~w_byte_en[0]) pci_img_ctrl0_bit2_1 <= w_conf_data_in[2:1] ; end if (w_reg_select_dec[4]) // case (w_conf_address_in[7:2]) = `P_BA0_ADDR: begin if (~w_byte_en[3]) pci_ba0_bit31_12[31:24] <= w_conf_pdata_reduced[31:24] ; if (~w_byte_en[2]) pci_ba0_bit31_12[23:16] <= w_conf_pdata_reduced[23:16] ; if (~w_byte_en[1]) pci_ba0_bit31_12[15:12] <= w_conf_pdata_reduced[15:12] ; if (~w_byte_en[0]) pci_ba0_bit0 <= w_conf_data_in[0] ; end if (w_reg_select_dec[5]) // case (w_conf_address_in[7:2]) = `P_AM0_ADDR: begin if (~w_byte_en[3]) pci_am0[31:24] <= w_conf_pdata_reduced[31:24] ; if (~w_byte_en[2]) pci_am0[23:16] <= w_conf_pdata_reduced[23:16] ; if (~w_byte_en[1]) pci_am0[15:12] <= w_conf_pdata_reduced[15:12] ; end if (w_reg_select_dec[6]) // case (w_conf_address_in[7:2]) = `P_TA0_ADDR: begin if (~w_byte_en[3]) pci_ta0[31:24] <= w_conf_pdata_reduced[31:24] ; if (~w_byte_en[2]) pci_ta0[23:16] <= w_conf_pdata_reduced[23:16] ; if (~w_byte_en[1]) pci_ta0[15:12] <= w_conf_pdata_reduced[15:12] ; end `endif `else if (w_reg_select_dec[4]) // case (w_conf_address_in[7:2]) = `P_BA0_ADDR: begin if (~w_byte_en[3]) pci_ba0_bit31_12[31:24] <= w_conf_pdata_reduced[31:24] ; if (~w_byte_en[2]) pci_ba0_bit31_12[23:16] <= w_conf_pdata_reduced[23:16] ; if (~w_byte_en[1]) pci_ba0_bit31_12[15:12] <= w_conf_pdata_reduced[15:12] ; end `endif `else // GUEST if (w_reg_select_dec[4]) // case (w_conf_address_in[7:2]) = `P_BA0_ADDR: begin if (~w_byte_en[3]) pci_ba0_bit31_12[31:24] <= w_conf_pdata_reduced[31:24] ; if (~w_byte_en[2]) pci_ba0_bit31_12[23:16] <= w_conf_pdata_reduced[23:16] ; if (~w_byte_en[1]) pci_ba0_bit31_12[15:12] <= w_conf_pdata_reduced[15:12] ; end `endif if (w_reg_select_dec[7]) // case (w_conf_address_in[7:2]) = `P_IMG_CTRL1_ADDR: begin if (~w_byte_en[0]) pci_img_ctrl1_bit2_1 <= w_conf_data_in[2:1] ; end if (w_reg_select_dec[8]) // case (w_conf_address_in[7:2]) = `P_BA1_ADDR: begin if (~w_byte_en[3]) pci_ba1_bit31_12[31:24] <= w_conf_pdata_reduced[31:24] ; if (~w_byte_en[2]) pci_ba1_bit31_12[23:16] <= w_conf_pdata_reduced[23:16] ; if (~w_byte_en[1]) pci_ba1_bit31_12[15:12] <= w_conf_pdata_reduced[15:12] ; `ifdef HOST if (~w_byte_en[0]) pci_ba1_bit0 <= w_conf_data_in[0] ; `endif end if (w_reg_select_dec[9]) // case (w_conf_address_in[7:2]) = `P_AM1_ADDR: begin if (~w_byte_en[3]) pci_am1[31:24] <= w_conf_pdata_reduced[31:24] ; if (~w_byte_en[2]) pci_am1[23:16] <= w_conf_pdata_reduced[23:16] ; if (~w_byte_en[1]) pci_am1[15:12] <= w_conf_pdata_reduced[15:12] ; end if (w_reg_select_dec[10]) // case (w_conf_address_in[7:2]) = `P_TA1_ADDR: begin if (~w_byte_en[3]) pci_ta1[31:24] <= w_conf_pdata_reduced[31:24] ; if (~w_byte_en[2]) pci_ta1[23:16] <= w_conf_pdata_reduced[23:16] ; if (~w_byte_en[1]) pci_ta1[15:12] <= w_conf_pdata_reduced[15:12] ; end `ifdef PCI_IMAGE2 if (w_reg_select_dec[11]) // case (w_conf_address_in[7:2]) = `P_IMG_CTRL2_ADDR: begin if (~w_byte_en[0]) pci_img_ctrl2_bit2_1 <= w_conf_data_in[2:1] ; end if (w_reg_select_dec[12]) // case (w_conf_address_in[7:2]) = `P_BA2_ADDR: begin if (~w_byte_en[3]) pci_ba2_bit31_12[31:24] <= w_conf_pdata_reduced[31:24] ; if (~w_byte_en[2]) pci_ba2_bit31_12[23:16] <= w_conf_pdata_reduced[23:16] ; if (~w_byte_en[1]) pci_ba2_bit31_12[15:12] <= w_conf_pdata_reduced[15:12] ; `ifdef HOST if (~w_byte_en[0]) pci_ba2_bit0 <= w_conf_data_in[0] ; `endif end if (w_reg_select_dec[13]) // case (w_conf_address_in[7:2]) = `P_AM2_ADDR: begin if (~w_byte_en[3]) pci_am2[31:24] <= w_conf_pdata_reduced[31:24] ; if (~w_byte_en[2]) pci_am2[23:16] <= w_conf_pdata_reduced[23:16] ; if (~w_byte_en[1]) pci_am2[15:12] <= w_conf_pdata_reduced[15:12] ; end if (w_reg_select_dec[14]) // case (w_conf_address_in[7:2]) = `P_TA2_ADDR: begin if (~w_byte_en[3]) pci_ta2[31:24] <= w_conf_pdata_reduced[31:24] ; if (~w_byte_en[2]) pci_ta2[23:16] <= w_conf_pdata_reduced[23:16] ; if (~w_byte_en[1]) pci_ta2[15:12] <= w_conf_pdata_reduced[15:12] ; end `endif `ifdef PCI_IMAGE3 if (w_reg_select_dec[15]) // case (w_conf_address_in[7:2]) = `P_IMG_CTRL3_ADDR: begin if (~w_byte_en[0]) pci_img_ctrl3_bit2_1 <= w_conf_data_in[2:1] ; end if (w_reg_select_dec[16]) // case (w_conf_address_in[7:2]) = `P_BA3_ADDR: begin if (~w_byte_en[3]) pci_ba3_bit31_12[31:24] <= w_conf_pdata_reduced[31:24] ; if (~w_byte_en[2]) pci_ba3_bit31_12[23:16] <= w_conf_pdata_reduced[23:16] ; if (~w_byte_en[1]) pci_ba3_bit31_12[15:12] <= w_conf_pdata_reduced[15:12] ; `ifdef HOST if (~w_byte_en[0]) pci_ba3_bit0 <= w_conf_data_in[0] ; `endif end if (w_reg_select_dec[17]) // case (w_conf_address_in[7:2]) = `P_AM3_ADDR: begin if (~w_byte_en[3]) pci_am3[31:24] <= w_conf_pdata_reduced[31:24] ; if (~w_byte_en[2]) pci_am3[23:16] <= w_conf_pdata_reduced[23:16] ; if (~w_byte_en[1]) pci_am3[15:12] <= w_conf_pdata_reduced[15:12] ; end if (w_reg_select_dec[18]) // case (w_conf_address_in[7:2]) = `P_TA3_ADDR: begin if (~w_byte_en[3]) pci_ta3[31:24] <= w_conf_pdata_reduced[31:24] ; if (~w_byte_en[2]) pci_ta3[23:16] <= w_conf_pdata_reduced[23:16] ; if (~w_byte_en[1]) pci_ta3[15:12] <= w_conf_pdata_reduced[15:12] ; end `endif `ifdef PCI_IMAGE4 if (w_reg_select_dec[19]) // case (w_conf_address_in[7:2]) = `P_IMG_CTRL4_ADDR: begin if (~w_byte_en[0]) pci_img_ctrl4_bit2_1 <= w_conf_data_in[2:1] ; end if (w_reg_select_dec[20]) // case (w_conf_address_in[7:2]) = `P_BA4_ADDR: begin if (~w_byte_en[3]) pci_ba4_bit31_12[31:24] <= w_conf_pdata_reduced[31:24] ; if (~w_byte_en[2]) pci_ba4_bit31_12[23:16] <= w_conf_pdata_reduced[23:16] ; if (~w_byte_en[1]) pci_ba4_bit31_12[15:12] <= w_conf_pdata_reduced[15:12] ; `ifdef HOST if (~w_byte_en[0]) pci_ba4_bit0 <= w_conf_data_in[0] ; `endif end if (w_reg_select_dec[21]) // case (w_conf_address_in[7:2]) = `P_AM4_ADDR: begin if (~w_byte_en[3]) pci_am4[31:24] <= w_conf_pdata_reduced[31:24] ; if (~w_byte_en[2]) pci_am4[23:16] <= w_conf_pdata_reduced[23:16] ; if (~w_byte_en[1]) pci_am4[15:12] <= w_conf_pdata_reduced[15:12] ; end if (w_reg_select_dec[22]) // case (w_conf_address_in[7:2]) = `P_TA4_ADDR: begin if (~w_byte_en[3]) pci_ta4[31:24] <= w_conf_pdata_reduced[31:24] ; if (~w_byte_en[2]) pci_ta4[23:16] <= w_conf_pdata_reduced[23:16] ; if (~w_byte_en[1]) pci_ta4[15:12] <= w_conf_pdata_reduced[15:12] ; end `endif `ifdef PCI_IMAGE5 if (w_reg_select_dec[23]) // case (w_conf_address_in[7:2]) = `P_IMG_CTRL5_ADDR: begin if (~w_byte_en[0]) pci_img_ctrl5_bit2_1 <= w_conf_data_in[2:1] ; end if (w_reg_select_dec[24]) // case (w_conf_address_in[7:2]) = `P_BA5_ADDR: begin if (~w_byte_en[3]) pci_ba5_bit31_12[31:24] <= w_conf_pdata_reduced[31:24] ; if (~w_byte_en[2]) pci_ba5_bit31_12[23:16] <= w_conf_pdata_reduced[23:16] ; if (~w_byte_en[1]) pci_ba5_bit31_12[15:12] <= w_conf_pdata_reduced[15:12] ; `ifdef HOST if (~w_byte_en[0]) pci_ba5_bit0 <= w_conf_data_in[0] ; `endif end if (w_reg_select_dec[25]) // case (w_conf_address_in[7:2]) = `P_AM5_ADDR: begin if (~w_byte_en[3]) pci_am5[31:24] <= w_conf_pdata_reduced[31:24] ; if (~w_byte_en[2]) pci_am5[23:16] <= w_conf_pdata_reduced[23:16] ; if (~w_byte_en[1]) pci_am5[15:12] <= w_conf_pdata_reduced[15:12] ; end if (w_reg_select_dec[26]) // case (w_conf_address_in[7:2]) = `P_TA5_ADDR: begin if (~w_byte_en[3]) pci_ta5[31:24] <= w_conf_pdata_reduced[31:24] ; if (~w_byte_en[2]) pci_ta5[23:16] <= w_conf_pdata_reduced[23:16] ; if (~w_byte_en[1]) pci_ta5[15:12] <= w_conf_pdata_reduced[15:12] ; end `endif if (w_reg_select_dec[27]) // case (w_conf_address_in[7:2]) = `P_ERR_CS_ADDR: begin if (~w_byte_en[0]) pci_err_cs_bit0 <= w_conf_data_in[0] ; end // WB slave - configuration space if (w_reg_select_dec[30]) // case (w_conf_address_in[7:2]) = `W_IMG_CTRL1_ADDR: begin if (~w_byte_en[0]) wb_img_ctrl1_bit2_0 <= w_conf_data_in[2:0] ; end if (w_reg_select_dec[31]) // case (w_conf_address_in[7:2]) = `W_BA1_ADDR: begin if (~w_byte_en[3]) wb_ba1_bit31_12[31:24] <= w_conf_wdata_reduced[31:24] ; if (~w_byte_en[2]) wb_ba1_bit31_12[23:16] <= w_conf_wdata_reduced[23:16] ; if (~w_byte_en[1]) wb_ba1_bit31_12[15:12] <= w_conf_wdata_reduced[15:12] ; if (~w_byte_en[0]) wb_ba1_bit0 <= w_conf_data_in[0] ; end if (w_reg_select_dec[32]) // case (w_conf_address_in[7:2]) = `W_AM1_ADDR: begin if (~w_byte_en[3]) wb_am1[31:24] <= w_conf_wdata_reduced[31:24] ; if (~w_byte_en[2]) wb_am1[23:16] <= w_conf_wdata_reduced[23:16] ; if (~w_byte_en[1]) wb_am1[15:12] <= w_conf_wdata_reduced[15:12] ; end if (w_reg_select_dec[33]) // case (w_conf_address_in[7:2]) = `W_TA1_ADDR: begin if (~w_byte_en[3]) wb_ta1[31:24] <= w_conf_wdata_reduced[31:24] ; if (~w_byte_en[2]) wb_ta1[23:16] <= w_conf_wdata_reduced[23:16] ; if (~w_byte_en[1]) wb_ta1[15:12] <= w_conf_wdata_reduced[15:12] ; end `ifdef WB_IMAGE2 if (w_reg_select_dec[34]) // case (w_conf_address_in[7:2]) = `W_IMG_CTRL2_ADDR: begin if (~w_byte_en[0]) wb_img_ctrl2_bit2_0 <= w_conf_data_in[2:0] ; end if (w_reg_select_dec[35]) // case (w_conf_address_in[7:2]) = `W_BA2_ADDR: begin if (~w_byte_en[3]) wb_ba2_bit31_12[31:24] <= w_conf_wdata_reduced[31:24] ; if (~w_byte_en[2]) wb_ba2_bit31_12[23:16] <= w_conf_wdata_reduced[23:16] ; if (~w_byte_en[1]) wb_ba2_bit31_12[15:12] <= w_conf_wdata_reduced[15:12] ; if (~w_byte_en[0]) wb_ba2_bit0 <= w_conf_data_in[0] ; end if (w_reg_select_dec[36]) // case (w_conf_address_in[7:2]) = `W_AM2_ADDR: begin if (~w_byte_en[3]) wb_am2[31:24] <= w_conf_wdata_reduced[31:24] ; if (~w_byte_en[2]) wb_am2[23:16] <= w_conf_wdata_reduced[23:16] ; if (~w_byte_en[1]) wb_am2[15:12] <= w_conf_wdata_reduced[15:12] ; end if (w_reg_select_dec[37]) // case (w_conf_address_in[7:2]) = `W_TA2_ADDR: begin if (~w_byte_en[3]) wb_ta2[31:24] <= w_conf_wdata_reduced[31:24] ; if (~w_byte_en[2]) wb_ta2[23:16] <= w_conf_wdata_reduced[23:16] ; if (~w_byte_en[1]) wb_ta2[15:12] <= w_conf_wdata_reduced[15:12] ; end `endif `ifdef WB_IMAGE3 if (w_reg_select_dec[38]) // case (w_conf_address_in[7:2]) = `W_IMG_CTRL3_ADDR: begin if (~w_byte_en[0]) wb_img_ctrl3_bit2_0 <= w_conf_data_in[2:0] ; end if (w_reg_select_dec[39]) // case (w_conf_address_in[7:2]) = `W_BA3_ADDR: begin if (~w_byte_en[3]) wb_ba3_bit31_12[31:24] <= w_conf_wdata_reduced[31:24] ; if (~w_byte_en[2]) wb_ba3_bit31_12[23:16] <= w_conf_wdata_reduced[23:16] ; if (~w_byte_en[1]) wb_ba3_bit31_12[15:12] <= w_conf_wdata_reduced[15:12] ; if (~w_byte_en[0]) wb_ba3_bit0 <= w_conf_data_in[0] ; end if (w_reg_select_dec[40]) // case (w_conf_address_in[7:2]) = `W_AM3_ADDR: begin if (~w_byte_en[3]) wb_am3[31:24] <= w_conf_wdata_reduced[31:24] ; if (~w_byte_en[2]) wb_am3[23:16] <= w_conf_wdata_reduced[23:16] ; if (~w_byte_en[1]) wb_am3[15:12] <= w_conf_wdata_reduced[15:12] ; end if (w_reg_select_dec[41]) // case (w_conf_address_in[7:2]) = `W_TA3_ADDR: begin if (~w_byte_en[3]) wb_ta3[31:24] <= w_conf_wdata_reduced[31:24] ; if (~w_byte_en[2]) wb_ta3[23:16] <= w_conf_wdata_reduced[23:16] ; if (~w_byte_en[1]) wb_ta3[15:12] <= w_conf_wdata_reduced[15:12] ; end `endif `ifdef WB_IMAGE4 if (w_reg_select_dec[42]) // case (w_conf_address_in[7:2]) = `W_IMG_CTRL4_ADDR: begin if (~w_byte_en[0]) wb_img_ctrl4_bit2_0 <= w_conf_data_in[2:0] ; end if (w_reg_select_dec[43]) // case (w_conf_address_in[7:2]) = `W_BA4_ADDR: begin if (~w_byte_en[3]) wb_ba4_bit31_12[31:24] <= w_conf_wdata_reduced[31:24] ; if (~w_byte_en[2]) wb_ba4_bit31_12[23:16] <= w_conf_wdata_reduced[23:16] ; if (~w_byte_en[1]) wb_ba4_bit31_12[15:12] <= w_conf_wdata_reduced[15:12] ; if (~w_byte_en[0]) wb_ba4_bit0 <= w_conf_data_in[0] ; end if (w_reg_select_dec[44]) // case (w_conf_address_in[7:2]) = `W_AM4_ADDR: begin if (~w_byte_en[3]) wb_am4[31:24] <= w_conf_wdata_reduced[31:24] ; if (~w_byte_en[2]) wb_am4[23:16] <= w_conf_wdata_reduced[23:16] ; if (~w_byte_en[1]) wb_am4[15:12] <= w_conf_wdata_reduced[15:12] ; end if (w_reg_select_dec[45]) // case (w_conf_address_in[7:2]) = `W_TA4_ADDR: begin if (~w_byte_en[3]) wb_ta4[31:24] <= w_conf_wdata_reduced[31:24] ; if (~w_byte_en[2]) wb_ta4[23:16] <= w_conf_wdata_reduced[23:16] ; if (~w_byte_en[1]) wb_ta4[15:12] <= w_conf_wdata_reduced[15:12] ; end `endif `ifdef WB_IMAGE5 if (w_reg_select_dec[46]) // case (w_conf_address_in[7:2]) = `W_IMG_CTRL5_ADDR: begin if (~w_byte_en[0]) wb_img_ctrl5_bit2_0 <= w_conf_data_in[2:0] ; end if (w_reg_select_dec[47]) // case (w_conf_address_in[7:2]) = `W_BA5_ADDR: begin if (~w_byte_en[3]) wb_ba5_bit31_12[31:24] <= w_conf_wdata_reduced[31:24] ; if (~w_byte_en[2]) wb_ba5_bit31_12[23:16] <= w_conf_wdata_reduced[23:16] ; if (~w_byte_en[1]) wb_ba5_bit31_12[15:12] <= w_conf_wdata_reduced[15:12] ; if (~w_byte_en[0]) wb_ba5_bit0 <= w_conf_data_in[0] ; end if (w_reg_select_dec[48]) // case (w_conf_address_in[7:2]) = `W_AM5_ADDR: begin if (~w_byte_en[3]) wb_am5[31:24] <= w_conf_wdata_reduced[31:24] ; if (~w_byte_en[2]) wb_am5[23:16] <= w_conf_wdata_reduced[23:16] ; if (~w_byte_en[1]) wb_am5[15:12] <= w_conf_wdata_reduced[15:12] ; end if (w_reg_select_dec[49]) // case (w_conf_address_in[7:2]) = `W_TA5_ADDR: begin if (~w_byte_en[3]) wb_ta5[31:24] <= w_conf_wdata_reduced[31:24] ; if (~w_byte_en[2]) wb_ta5[23:16] <= w_conf_wdata_reduced[23:16] ; if (~w_byte_en[1]) wb_ta5[15:12] <= w_conf_wdata_reduced[15:12] ; end `endif if (w_reg_select_dec[50]) // case (w_conf_address_in[7:2]) = `W_ERR_CS_ADDR: begin if (~w_byte_en[0]) wb_err_cs_bit0 <= w_conf_data_in[0] ; end `ifdef HOST if (w_reg_select_dec[53]) // case (w_conf_address_in[7:2]) = `CNF_ADDR_ADDR: begin if (~w_byte_en[2]) cnf_addr_bit23_2[23:16] <= w_conf_data_in[23:16] ; if (~w_byte_en[1]) cnf_addr_bit23_2[15:8] <= w_conf_data_in[15:8] ; if (~w_byte_en[0]) begin cnf_addr_bit23_2[7:2] <= w_conf_data_in[7:2] ; cnf_addr_bit0 <= w_conf_data_in[0] ; end end `endif // `CNF_DATA_ADDR: implemented elsewhere !!! // `INT_ACK_ADDR : implemented elsewhere !!! if (w_reg_select_dec[54]) // case (w_conf_address_in[7:2]) = `ICR_ADDR: begin if (~w_byte_en[3]) icr_bit31 <= w_conf_data_in[31] ; if (~w_byte_en[0]) `ifdef HOST icr_bit4_3 <= w_conf_data_in[4:3] ; icr_bit2_0 <= w_conf_data_in[2:0] ; `else icr_bit2_0[2:0] <= w_conf_data_in[2:0] ; `endif end end end end // This signals are synchronous resets for registers, whic occures when asynchronous RESET is '1' or // data '1' is synchronously written into them! reg delete_status_bit15 ; reg delete_status_bit14 ; reg delete_status_bit13 ; reg delete_status_bit12 ; reg delete_status_bit11 ; reg delete_status_bit8 ; reg delete_pci_err_cs_bit8 ; reg delete_wb_err_cs_bit8 ; reg delete_isr_bit4 ; reg delete_isr_bit3 ; reg delete_isr_bit2 ; reg delete_isr_bit1 ; // This are aditional register bits, which are resets when their value is '1' !!! always@(w_we or w_reg_select_dec or w_conf_data_in or w_byte_en) begin // If '1' is written into, then it also sets signals to '1' case ({w_we, w_reg_select_dec[0], w_reg_select_dec[27], w_reg_select_dec[50], w_reg_select_dec[55]}) {1'b1, 4'b1000} : begin delete_status_bit15 <= w_conf_data_in[31] & !w_byte_en[3] ; delete_status_bit14 <= w_conf_data_in[30] & !w_byte_en[3] ; delete_status_bit13 <= w_conf_data_in[29] & !w_byte_en[3] ; delete_status_bit12 <= w_conf_data_in[28] & !w_byte_en[3] ; delete_status_bit11 <= w_conf_data_in[27] & !w_byte_en[3] ; delete_status_bit8 <= w_conf_data_in[24] & !w_byte_en[3] ; delete_pci_err_cs_bit8 <= 1'b0 ; delete_wb_err_cs_bit8 <= 1'b0 ; delete_isr_bit4 <= 1'b0 ; delete_isr_bit3 <= 1'b0 ; delete_isr_bit2 <= 1'b0 ; delete_isr_bit1 <= 1'b0 ; end {1'b1, 4'b0100} : begin delete_status_bit15 <= 1'b0 ; delete_status_bit14 <= 1'b0 ; delete_status_bit13 <= 1'b0 ; delete_status_bit12 <= 1'b0 ; delete_status_bit11 <= 1'b0 ; delete_status_bit8 <= 1'b0 ; delete_pci_err_cs_bit8 <= w_conf_data_in[8] & !w_byte_en[1] ; delete_wb_err_cs_bit8 <= 1'b0 ; delete_isr_bit4 <= 1'b0 ; delete_isr_bit3 <= 1'b0 ; delete_isr_bit2 <= 1'b0 ; delete_isr_bit1 <= 1'b0 ; end {1'b1, 4'b0010} : begin delete_status_bit15 <= 1'b0 ; delete_status_bit14 <= 1'b0 ; delete_status_bit13 <= 1'b0 ; delete_status_bit12 <= 1'b0 ; delete_status_bit11 <= 1'b0 ; delete_status_bit8 <= 1'b0 ; delete_pci_err_cs_bit8 <= 1'b0 ; delete_wb_err_cs_bit8 <= w_conf_data_in[8] & !w_byte_en[1] ; delete_isr_bit4 <= 1'b0 ; delete_isr_bit3 <= 1'b0 ; delete_isr_bit2 <= 1'b0 ; delete_isr_bit1 <= 1'b0 ; end {1'b1, 4'b0001} : begin delete_status_bit15 <= 1'b0 ; delete_status_bit14 <= 1'b0 ; delete_status_bit13 <= 1'b0 ; delete_status_bit12 <= 1'b0 ; delete_status_bit11 <= 1'b0 ; delete_status_bit8 <= 1'b0 ; delete_pci_err_cs_bit8 <= 1'b0 ; delete_wb_err_cs_bit8 <= 1'b0 ; delete_isr_bit4 <= w_conf_data_in[4] & !w_byte_en[0] ; delete_isr_bit3 <= w_conf_data_in[3] & !w_byte_en[0] ; delete_isr_bit2 <= w_conf_data_in[2] & !w_byte_en[0] ; delete_isr_bit1 <= w_conf_data_in[1] & !w_byte_en[0] ; end default : begin delete_status_bit15 <= 1'b0 ; delete_status_bit14 <= 1'b0 ; delete_status_bit13 <= 1'b0 ; delete_status_bit12 <= 1'b0 ; delete_status_bit11 <= 1'b0 ; delete_status_bit8 <= 1'b0 ; delete_pci_err_cs_bit8 <= 1'b0 ; delete_wb_err_cs_bit8 <= 1'b0 ; delete_isr_bit4 <= 1'b0 ; delete_isr_bit3 <= 1'b0 ; delete_isr_bit2 <= 1'b0 ; delete_isr_bit1 <= 1'b0 ; end endcase end // STATUS BITS of PCI Header status register `ifdef SYNCHRONEOUS_CLOCK_DOMAINS // Set and clear FF always@(posedge pci_clk or posedge reset) begin if (reset) // Asynchronous reset status_bit15_11[15] <= 1'b0 ; else begin if (perr_in) // Synchronous set status_bit15_11[15] <= 1'b1 ; else if (delete_status_bit15) // Synchronous reset status_bit15_11[15] <= 1'b0 ; end end // Set and clear FF always@(posedge pci_clk or posedge reset) begin if (reset) // Asynchronous reset status_bit15_11[14] <= 1'b0 ; else begin if (serr_in) // Synchronous set status_bit15_11[14] <= 1'b1 ; else if (delete_status_bit14) // Synchronous reset status_bit15_11[14] <= 1'b0 ; end end // Set and clear FF always@(posedge pci_clk or posedge reset) begin if (reset) // Asynchronous reset status_bit15_11[13] <= 1'b0 ; else begin if (master_abort_recv) // Synchronous set status_bit15_11[13] <= 1'b1 ; else if (delete_status_bit13) // Synchronous reset status_bit15_11[13] <= 1'b0 ; end end // Set and clear FF always@(posedge pci_clk or posedge reset) begin if (reset) // Asynchronous reset status_bit15_11[12] <= 1'b0 ; else begin if (target_abort_recv) // Synchronous set status_bit15_11[12] <= 1'b1 ; else if (delete_status_bit12) // Synchronous reset status_bit15_11[12] <= 1'b0 ; end end // Set and clear FF always@(posedge pci_clk or posedge reset) begin if (reset) // Asynchronous reset status_bit15_11[11] <= 1'b0 ; else begin if (target_abort_set) // Synchronous set status_bit15_11[11] <= 1'b1 ; else if (delete_status_bit11) // Synchronous reset status_bit15_11[11] <= 1'b0 ; end end // Set and clear FF always@(posedge pci_clk or posedge reset) begin if (reset) // Asynchronous reset status_bit8 <= 1'b0 ; else begin if (master_data_par_err) // Synchronous set status_bit8 <= 1'b1 ; else if (delete_status_bit8) // Synchronous reset status_bit8 <= 1'b0 ; end end `else // not SYNCHRONEOUS_CLOCK_DOMAINS `ifdef HOST reg [15:11] set_status_bit15_11; reg set_status_bit8; wire delete_set_status_bit15; wire delete_set_status_bit14; wire delete_set_status_bit13; wire delete_set_status_bit12; wire delete_set_status_bit11; wire delete_set_status_bit8; wire block_set_status_bit15; wire block_set_status_bit14; wire block_set_status_bit13; wire block_set_status_bit12; wire block_set_status_bit11; wire block_set_status_bit8; // Synchronization module for clearing FF between two clock domains SYNC_MODULE sync_status_15 ( .set_clk_in (pci_clk), .delete_clk_in (wb_clk), .reset_in (reset), .delete_set_out (delete_set_status_bit15), .block_set_out (block_set_status_bit15), .delete_in (delete_status_bit15) ); // Setting FF always@(posedge pci_clk or posedge reset) begin if (reset) // Asynchronous reset set_status_bit15_11[15] <= 1'b0 ; else begin if (perr_in) // Synchronous set set_status_bit15_11[15] <= 1'b1 ; else if (delete_set_status_bit15) // Synchronous reset set_status_bit15_11[15] <= 1'b0 ; end end // Synchronization module for clearing FF between two clock domains SYNC_MODULE sync_status_14 ( .set_clk_in (pci_clk), .delete_clk_in (wb_clk), .reset_in (reset), .delete_set_out (delete_set_status_bit14), .block_set_out (block_set_status_bit14), .delete_in (delete_status_bit14) ); // Setting FF always@(posedge pci_clk or posedge reset) begin if (reset) // Asynchronous reset set_status_bit15_11[14] <= 1'b0 ; else begin if (serr_in) // Synchronous set set_status_bit15_11[14] <= 1'b1 ; else if (delete_set_status_bit14) // Synchronous reset set_status_bit15_11[14] <= 1'b0 ; end end // Synchronization module for clearing FF between two clock domains SYNC_MODULE sync_status_13 ( .set_clk_in (pci_clk), .delete_clk_in (wb_clk), .reset_in (reset), .delete_set_out (delete_set_status_bit13), .block_set_out (block_set_status_bit13), .delete_in (delete_status_bit13) ); // Setting FF always@(posedge pci_clk or posedge reset) begin if (reset) // Asynchronous reset set_status_bit15_11[13] <= 1'b0 ; else begin if (master_abort_recv) // Synchronous set set_status_bit15_11[13] <= 1'b1 ; else if (delete_set_status_bit13) // Synchronous reset set_status_bit15_11[13] <= 1'b0 ; end end // Synchronization module for clearing FF between two clock domains SYNC_MODULE sync_status_12 ( .set_clk_in (pci_clk), .delete_clk_in (wb_clk), .reset_in (reset), .delete_set_out (delete_set_status_bit12), .block_set_out (block_set_status_bit12), .delete_in (delete_status_bit12) ); // Setting FF always@(posedge pci_clk or posedge reset) begin if (reset) // Asynchronous reset set_status_bit15_11[12] <= 1'b0 ; else begin if (target_abort_recv) // Synchronous set set_status_bit15_11[12] <= 1'b1 ; else if (delete_set_status_bit12) // Synchronous reset set_status_bit15_11[12] <= 1'b0 ; end end // Synchronization module for clearing FF between two clock domains SYNC_MODULE sync_status_11 ( .set_clk_in (pci_clk), .delete_clk_in (wb_clk), .reset_in (reset), .delete_set_out (delete_set_status_bit11), .block_set_out (block_set_status_bit11), .delete_in (delete_status_bit11) ); // Setting FF always@(posedge pci_clk or posedge reset) begin if (reset) // Asynchronous reset set_status_bit15_11[11] <= 1'b0 ; else begin if (target_abort_set) // Synchronous set set_status_bit15_11[11] <= 1'b1 ; else if (delete_set_status_bit11) // Synchronous reset set_status_bit15_11[11] <= 1'b0 ; end end // Synchronization module for clearing FF between two clock domains SYNC_MODULE sync_status_8 ( .set_clk_in (pci_clk), .delete_clk_in (wb_clk), .reset_in (reset), .delete_set_out (delete_set_status_bit8), .block_set_out (block_set_status_bit8), .delete_in (delete_status_bit8) ); // Setting FF always@(posedge pci_clk or posedge reset) begin if (reset) // Asynchronous reset set_status_bit8 <= 1'b0 ; else begin if (master_data_par_err) // Synchronous set set_status_bit8 <= 1'b1 ; else if (delete_set_status_bit8) // Synchronous reset set_status_bit8 <= 1'b0 ; end end wire [5:0] status_bits = {set_status_bit15_11[15] && !block_set_status_bit15, set_status_bit15_11[14] && !block_set_status_bit14, set_status_bit15_11[13] && !block_set_status_bit13, set_status_bit15_11[12] && !block_set_status_bit12, set_status_bit15_11[11] && !block_set_status_bit11, set_status_bit8 && !block_set_status_bit8 } ; wire [5:0] meta_status_bits ; // interemediate stage to clk synchronization flip - flops - this ones are prone to metastability synchronizer_flop #(6) status_bits_sync ( .data_in (status_bits), .clk_out (wb_clk), .sync_data_out (meta_status_bits), .async_reset (reset) ) ; always@(posedge wb_clk or posedge reset) begin if (reset) begin status_bit15_11[15:11] <= 5'b0 ; status_bit8 <= 1'b0 ; end else begin status_bit15_11[15:11] <= meta_status_bits[5:1] ; status_bit8 <= meta_status_bits[0] ; end end `else // GUEST // Set and clear FF always@(posedge pci_clk or posedge reset) begin if (reset) // Asynchronous reset status_bit15_11[15] <= 1'b0 ; else begin if (perr_in) // Synchronous set status_bit15_11[15] <= 1'b1 ; else if (delete_status_bit15) // Synchronous reset status_bit15_11[15] <= 1'b0 ; end end // Set and clear FF always@(posedge pci_clk or posedge reset) begin if (reset) // Asynchronous reset status_bit15_11[14] <= 1'b0 ; else begin if (serr_in) // Synchronous set status_bit15_11[14] <= 1'b1 ; else if (delete_status_bit14) // Synchronous reset status_bit15_11[14] <= 1'b0 ; end end // Set and clear FF always@(posedge pci_clk or posedge reset) begin if (reset) // Asynchronous reset status_bit15_11[13] <= 1'b0 ; else begin if (master_abort_recv) // Synchronous set status_bit15_11[13] <= 1'b1 ; else if (delete_status_bit13) // Synchronous reset status_bit15_11[13] <= 1'b0 ; end end // Set and clear FF always@(posedge pci_clk or posedge reset) begin if (reset) // Asynchronous reset status_bit15_11[12] <= 1'b0 ; else begin if (target_abort_recv) // Synchronous set status_bit15_11[12] <= 1'b1 ; else if (delete_status_bit12) // Synchronous reset status_bit15_11[12] <= 1'b0 ; end end // Set and clear FF always@(posedge pci_clk or posedge reset) begin if (reset) // Asynchronous reset status_bit15_11[11] <= 1'b0 ; else begin if (target_abort_set) // Synchronous set status_bit15_11[11] <= 1'b1 ; else if (delete_status_bit11) // Synchronous reset status_bit15_11[11] <= 1'b0 ; end end // Set and clear FF always@(posedge pci_clk or posedge reset) begin if (reset) // Asynchronous reset status_bit8 <= 1'b0 ; else begin if (master_data_par_err) // Synchronous set status_bit8 <= 1'b1 ; else if (delete_status_bit8) // Synchronous reset status_bit8 <= 1'b0 ; end end `endif `endif // STATUS BITS of P_ERR_CS - PCI error control and status register `ifdef SYNCHRONEOUS_CLOCK_DOMAINS // Set and clear FF always@(posedge pci_clk or posedge reset) begin if (reset) // Asynchronous reset pci_err_cs_bit8 <= 1'b0 ; else begin if (pci_error_sig && pci_err_cs_bit0) // Synchronous set pci_err_cs_bit8 <= 1'b1 ; else if (delete_pci_err_cs_bit8) // Synchronous reset pci_err_cs_bit8 <= 1'b0 ; end end `else // not SYNCHRONEOUS_CLOCK_DOMAINS `ifdef HOST // Set and clear FF always@(posedge wb_clk or posedge reset) begin if (reset) // Asynchronous reset pci_err_cs_bit8 <= 1'b0 ; else begin if (pci_error_sig && pci_err_cs_bit0) // Synchronous set pci_err_cs_bit8 <= 1'b1 ; else if (delete_pci_err_cs_bit8) // Synchronous reset pci_err_cs_bit8 <= 1'b0 ; end end `else // GUEST reg set_pci_err_cs_bit8; wire delete_set_pci_err_cs_bit8; wire block_set_pci_err_cs_bit8; // Synchronization module for clearing FF between two clock domains SYNC_MODULE sync_pci_err_cs_8 ( .set_clk_in (wb_clk), .delete_clk_in (pci_clk), .reset_in (reset), .delete_set_out (delete_set_pci_err_cs_bit8), .block_set_out (block_set_pci_err_cs_bit8), .delete_in (delete_pci_err_cs_bit8) ); // Setting FF always@(posedge wb_clk or posedge reset) begin if (reset) // Asynchronous reset set_pci_err_cs_bit8 <= 1'b0 ; else begin if (pci_error_sig && pci_err_cs_bit0) // Synchronous set set_pci_err_cs_bit8 <= 1'b1 ; else if (delete_set_pci_err_cs_bit8) // Synchronous reset set_pci_err_cs_bit8 <= 1'b0 ; end end wire pci_err_cs_bits = set_pci_err_cs_bit8 && !block_set_pci_err_cs_bit8 ; wire meta_pci_err_cs_bits ; // interemediate stage to clk synchronization flip - flops - this ones are prone to metastability synchronizer_flop pci_err_cs_bits_sync ( .data_in (pci_err_cs_bits), .clk_out (pci_clk), .sync_data_out (meta_pci_err_cs_bits), .async_reset (reset) ) ; always@(posedge pci_clk or posedge reset) begin if (reset) pci_err_cs_bit8 <= 1'b0 ; else pci_err_cs_bit8 <= meta_pci_err_cs_bits ; end `endif `endif // Set and clear FF always@(posedge wb_clk or posedge reset) begin if (reset) // Asynchronous reset pci_err_cs_bit10 <= 1'b0 ; else begin if (pci_error_sig) // Synchronous report pci_err_cs_bit10 <= pci_error_rty_exp ; end end // Set and clear FF always@(posedge wb_clk or posedge reset) begin if (reset) // Asynchronous reset pci_err_cs_bit9 <= 1'b0 ; else begin if (pci_error_sig) // Synchronous report pci_err_cs_bit9 <= pci_error_es ; end end // Set and clear FF always@(posedge wb_clk or posedge reset) begin if (reset) // Asynchronous reset begin pci_err_cs_bit31_24 <= 8'h00 ; pci_err_addr <= 32'h0000_0000 ; pci_err_data <= 32'h0000_0000 ; end else if (pci_error_sig) // Synchronous report begin pci_err_cs_bit31_24 <= { pci_error_be, pci_error_bc } ; pci_err_addr <= pci_error_addr ; pci_err_data <= pci_error_data ; end end // STATUS BITS of W_ERR_CS - WB error control and status register `ifdef SYNCHRONEOUS_CLOCK_DOMAINS // Set and clear FF always@(posedge pci_clk or posedge reset) begin if (reset) // Asynchronous reset wb_err_cs_bit8 <= 1'b0 ; else begin if (wb_error_sig && wb_err_cs_bit0) // Synchronous set wb_err_cs_bit8 <= 1'b1 ; else if (delete_wb_err_cs_bit8) // Synchronous reset wb_err_cs_bit8 <= 1'b0 ; end end `else // not SYNCHRONEOUS_CLOCK_DOMAINS `ifdef HOST reg set_wb_err_cs_bit8; wire delete_set_wb_err_cs_bit8; wire block_set_wb_err_cs_bit8; // Synchronization module for clearing FF between two clock domains SYNC_MODULE sync_wb_err_cs_8 ( .set_clk_in (pci_clk), .delete_clk_in (wb_clk), .reset_in (reset), .delete_set_out (delete_set_wb_err_cs_bit8), .block_set_out (block_set_wb_err_cs_bit8), .delete_in (delete_wb_err_cs_bit8) ); // Setting FF always@(posedge pci_clk or posedge reset) begin if (reset) // Asynchronous reset set_wb_err_cs_bit8 <= 1'b0 ; else begin if (wb_error_sig && wb_err_cs_bit0) // Synchronous set set_wb_err_cs_bit8 <= 1'b1 ; else if (delete_set_wb_err_cs_bit8) // Synchronous reset set_wb_err_cs_bit8 <= 1'b0 ; end end wire wb_err_cs_bits = set_wb_err_cs_bit8 && !block_set_wb_err_cs_bit8 ; wire meta_wb_err_cs_bits ; // interemediate stage to clk synchronization flip - flops - this ones are prone to metastability synchronizer_flop wb_err_cs_bits_sync ( .data_in (wb_err_cs_bits), .clk_out (wb_clk), .sync_data_out (meta_wb_err_cs_bits), .async_reset (reset) ) ; always@(posedge wb_clk or posedge reset) begin if (reset) wb_err_cs_bit8 <= 1'b0 ; else wb_err_cs_bit8 <= meta_wb_err_cs_bits ; end `else // GUEST // Set and clear FF always@(posedge pci_clk or posedge reset) begin if (reset) // Asynchronous reset wb_err_cs_bit8 <= 1'b0 ; else begin if (wb_error_sig && wb_err_cs_bit0) // Synchronous set wb_err_cs_bit8 <= 1'b1 ; else if (delete_wb_err_cs_bit8) // Synchronous reset wb_err_cs_bit8 <= 1'b0 ; end end `endif `endif /* // Set and clear FF always@(posedge pci_clk or posedge reset) begin if (reset) // Asynchronous reset wb_err_cs_bit10 <= 1'b0 ; else begin if (wb_error_sig) // Synchronous report wb_err_cs_bit10 <= wb_error_rty_exp ; end end */ // Set and clear FF always@(posedge pci_clk or posedge reset) begin if (reset) // Asynchronous reset wb_err_cs_bit9 <= 1'b0 ; else begin if (wb_error_sig) // Synchronous report wb_err_cs_bit9 <= wb_error_es ; end end // Set and clear FF always@(posedge pci_clk or posedge reset) begin if (reset) // Asynchronous reset begin wb_err_cs_bit31_24 <= 8'h00 ; wb_err_addr <= 32'h0000_0000 ; wb_err_data <= 32'h0000_0000 ; end else if (wb_error_sig) begin wb_err_cs_bit31_24 <= { wb_error_be, wb_error_bc } ; wb_err_addr <= wb_error_addr ; wb_err_data <= wb_error_data ; end end // SERR_INT and PERR_INT STATUS BITS of ISR - interrupt status register `ifdef SYNCHRONEOUS_CLOCK_DOMAINS `ifdef HOST // Set and clear FF always@(posedge pci_clk or posedge reset) begin if (reset) // Asynchronous reset isr_bit4_3[4] <= 1'b0 ; else begin if (isr_sys_err_int && icr_bit4_3[4]) // Synchronous set isr_bit4_3[4] <= 1'b1 ; else if (delete_isr_bit4) // Synchronous reset isr_bit4_3[4] <= 1'b0 ; end end // Set and clear FF always@(posedge pci_clk or posedge reset) begin if (reset) // Asynchronous reset isr_bit4_3[3] <= 1'b0 ; else begin if (isr_par_err_int && icr_bit4_3[3]) // Synchronous set isr_bit4_3[3] <= 1'b1 ; else if (delete_isr_bit3) // Synchronous reset isr_bit4_3[3] <= 1'b0 ; end end `endif `else // not SYNCHRONEOUS_CLOCK_DOMAINS `ifdef HOST reg [4:3] set_isr_bit4_3; wire delete_set_isr_bit4; wire delete_set_isr_bit3; wire block_set_isr_bit4; wire block_set_isr_bit3; // Synchronization module for clearing FF between two clock domains SYNC_MODULE sync_isr_4 ( .set_clk_in (pci_clk), .delete_clk_in (wb_clk), .reset_in (reset), .delete_set_out (delete_set_isr_bit4), .block_set_out (block_set_isr_bit4), .delete_in (delete_isr_bit4) ); // Setting FF always@(posedge pci_clk or posedge reset) begin if (reset) // Asynchronous reset set_isr_bit4_3[4] <= 1'b0 ; else begin if (isr_sys_err_int && icr_bit4_3[4]) // Synchronous set set_isr_bit4_3[4] <= 1'b1 ; else if (delete_set_isr_bit4) // Synchronous reset set_isr_bit4_3[4] <= 1'b0 ; end end // Synchronization module for clearing FF between two clock domains SYNC_MODULE sync_isr_3 ( .set_clk_in (pci_clk), .delete_clk_in (wb_clk), .reset_in (reset), .delete_set_out (delete_set_isr_bit3), .block_set_out (block_set_isr_bit3), .delete_in (delete_isr_bit3) ); // Setting FF always@(posedge pci_clk or posedge reset) begin if (reset) // Asynchronous reset set_isr_bit4_3[3] <= 1'b0 ; else begin if (isr_par_err_int && icr_bit4_3[3]) // Synchronous set set_isr_bit4_3[3] <= 1'b1 ; else if (delete_set_isr_bit3) // Synchronous reset set_isr_bit4_3[3] <= 1'b0 ; end end wire [4:3] isr_bits4_3 = {set_isr_bit4_3[4] && !block_set_isr_bit4, set_isr_bit4_3[3] && !block_set_isr_bit3 } ; wire [4:3] meta_isr_bits4_3 ; // interemediate stage to clk synchronization flip - flops - this ones are prone to metastability synchronizer_flop #(2) isr_bits_sync ( .data_in (isr_bits4_3), .clk_out (wb_clk), .sync_data_out (meta_isr_bits4_3), .async_reset (reset) ) ; always@(posedge wb_clk or posedge reset) begin if (reset) isr_bit4_3[4:3] <= 2'b0 ; else isr_bit4_3[4:3] <= meta_isr_bits4_3[4:3] ; end `endif `endif // PCI_EINT and WB_EINT STATUS BITS of ISR - interrupt status register `ifdef SYNCHRONEOUS_CLOCK_DOMAINS // WB_EINT STATUS BIT // Set and clear FF always@(posedge pci_clk or posedge reset) begin if (reset) // Asynchronous reset isr_bit2_0[1] <= 1'b0 ; else begin if (wb_error_sig && icr_bit2_0[1] && wb_err_cs_bit0) // Synchronous set isr_bit2_0[1] <= 1'b1 ; else if (delete_isr_bit1) // Synchronous reset isr_bit2_0[1] <= 1'b0 ; end end // PCI_EINT STATUS BIT // Set and clear FF always@(posedge pci_clk or posedge reset) begin if (reset) // Asynchronous reset isr_bit2_0[2] <= 1'b0 ; else begin if (pci_error_sig && icr_bit2_0[2] && pci_err_cs_bit0) // Synchronous set isr_bit2_0[2] <= 1'b1 ; else if (delete_isr_bit2) // Synchronous reset isr_bit2_0[2] <= 1'b0 ; end end `else // not SYNCHRONEOUS_CLOCK_DOMAINS `ifdef HOST // WB_EINT STATUS BIT reg set_isr_bit1; wire delete_set_isr_bit1; wire block_set_isr_bit1; // Synchronization module for clearing FF between two clock domains SYNC_MODULE sync_isr_1 ( .set_clk_in (pci_clk), .delete_clk_in (wb_clk), .reset_in (reset), .delete_set_out (delete_set_isr_bit1), .block_set_out (block_set_isr_bit1), .delete_in (delete_isr_bit1) ); // Setting FF always@(posedge pci_clk or posedge reset) begin if (reset) // Asynchronous reset set_isr_bit1 <= 1'b0 ; else begin if (wb_error_sig && icr_bit2_0[1] && wb_err_cs_bit0) // Synchronous set set_isr_bit1 <= 1'b1 ; else if (delete_set_isr_bit1) // Synchronous reset set_isr_bit1 <= 1'b0 ; end end wire isr_bit1 = set_isr_bit1 && !block_set_isr_bit1 ; wire meta_isr_bit1 ; // interemediate stage to clk synchronization flip - flops - this ones are prone to metastability synchronizer_flop isr_bit1_sync ( .data_in (isr_bit1), .clk_out (wb_clk), .sync_data_out (meta_isr_bit1), .async_reset (reset) ) ; always@(posedge wb_clk or posedge reset) begin if (reset) isr_bit2_0[1] <= 1'b0 ; else isr_bit2_0[1] <= meta_isr_bit1 ; end // PCI_EINT STATUS BIT // Set and clear FF always@(posedge wb_clk or posedge reset) begin if (reset) // Asynchronous reset isr_bit2_0[2] <= 1'b0 ; else begin if (pci_error_sig && icr_bit2_0[2] && pci_err_cs_bit0) // Synchronous set isr_bit2_0[2] <= 1'b1 ; else if (delete_isr_bit2) // Synchronous reset isr_bit2_0[2] <= 1'b0 ; end end `else // GUEST // WB_EINT STATUS BIT // Set and clear FF always@(posedge pci_clk or posedge reset) begin if (reset) // Asynchronous reset isr_bit2_0[1] <= 1'b0 ; else begin if (wb_error_sig && icr_bit2_0[1] && wb_err_cs_bit0) // Synchronous set isr_bit2_0[1] <= 1'b1 ; else if (delete_isr_bit1) // Synchronous reset isr_bit2_0[1] <= 1'b0 ; end end // PCI_EINT STATUS BIT reg set_isr_bit2; wire delete_set_isr_bit2; wire block_set_isr_bit2; // Synchronization module for clearing FF between two clock domains SYNC_MODULE sync_isr_2 ( .set_clk_in (wb_clk), .delete_clk_in (pci_clk), .reset_in (reset), .delete_set_out (delete_set_isr_bit2), .block_set_out (block_set_isr_bit2), .delete_in (delete_isr_bit2) ); // Setting FF always@(posedge wb_clk or posedge reset) begin if (reset) // Asynchronous reset set_isr_bit2 <= 1'b0 ; else begin if (pci_error_sig && icr_bit2_0[2] && pci_err_cs_bit0) // Synchronous set set_isr_bit2 <= 1'b1 ; else if (delete_set_isr_bit2) // Synchronous reset set_isr_bit2 <= 1'b0 ; end end wire isr_bit2 = set_isr_bit2 && !block_set_isr_bit2 ; wire meta_isr_bit2 ; // interemediate stage to clk synchronization flip - flops - this ones are prone to metastability synchronizer_flop isr_bit2_sync ( .data_in (isr_bit2), .clk_out (pci_clk), .sync_data_out (meta_isr_bit2), .async_reset (reset) ) ; always@(posedge pci_clk or posedge reset) begin if (reset) isr_bit2_0[2] <= 1'b0 ; else isr_bit2_0[2] <= meta_isr_bit2 ; end `endif `endif // INT BIT of ISR - interrupt status register `ifdef HOST wire isr_int_prop_bit = isr_int_prop && icr_bit2_0[0] ; wire meta_isr_int_prop_bit ; // interemediate stage to clk synchronization flip - flops - this ones are prone to metastability synchronizer_flop isr_bit0_sync ( .data_in (isr_int_prop_bit), .clk_out (wb_clk), .sync_data_out (meta_isr_int_prop_bit), .async_reset (reset) ) ; always@(posedge wb_clk or posedge reset) begin if (reset) isr_bit2_0[0] <= 1'b0 ; else isr_bit2_0[0] <= meta_isr_int_prop_bit ; end `else // GUEST `ifdef SYNCHRONEOUS_CLOCK_DOMAINS wire isr_int_prop_bit = isr_int_prop && icr_bit2_0[0] ; always@(posedge pci_clk or posedge reset) begin if (reset) isr_bit2_0[0] <= 1'b0 ; else isr_bit2_0[0] <= isr_int_prop_bit ; end `else // not SYNCHRONEOUS_CLOCK_DOMAINS wire isr_int_prop_bit = isr_int_prop && icr_bit2_0[0] ; wire meta_isr_int_prop_bit ; // interemediate stage to clk synchronization flip - flops - this ones are prone to metastability synchronizer_flop isr_bit0_sync ( .data_in (isr_int_prop_bit), .clk_out (pci_clk), .sync_data_out (meta_isr_int_prop_bit), .async_reset (reset) ) ; always@(posedge pci_clk or posedge reset) begin if (reset) isr_bit2_0[0] <= 1'b0 ; else isr_bit2_0[0] <= meta_isr_int_prop_bit ; end `endif `endif // INT PIN wire int_in; wire int_meta; reg interrupt_out; `ifdef HOST `ifdef SYNCHRONEOUS_CLOCK_DOMAINS assign int_in = isr_int_prop_bit || isr_bit2_0[1] || isr_bit2_0[2] || isr_bit4_3[3] || isr_bit4_3[4]; `else // not SYNCHRONEOUS_CLOCK_DOMAINS assign int_in = isr_int_prop_bit || isr_bit1 || isr_bit2_0[2] || isr_bits4_3[3] || isr_bits4_3[4]; `endif // interemediate stage to clk synchronization flip - flops - this ones are prone to metastability synchronizer_flop int_pin_sync ( .data_in (int_in), .clk_out (wb_clk), .sync_data_out (int_meta), .async_reset (reset) ) ; always@(posedge wb_clk or posedge reset) begin if (reset) interrupt_out <= 1'b0 ; else interrupt_out <= int_meta ; end `else // GUEST `ifdef SYNCHRONEOUS_CLOCK_DOMAINS assign int_in = isr_int_prop_bit || isr_bit2_0[1] || isr_bit2_0[2]; `else // not SYNCHRONEOUS_CLOCK_DOMAINS assign int_in = isr_int_prop_bit || isr_bit2_0[1] || isr_bit2; `endif // interemediate stage to clk synchronization flip - flops - this ones are prone to metastability synchronizer_flop int_pin_sync ( .data_in (int_in), .clk_out (pci_clk), .sync_data_out (int_meta), .async_reset (reset) ) ; always@(posedge pci_clk or posedge reset) begin if (reset) interrupt_out <= 1'b0 ; else interrupt_out <= int_meta ; end `endif /*----------------------------------------------------------------------------------------------------------- OUTPUTs from registers !!! -----------------------------------------------------------------------------------------------------------*/ // if bridge is HOST then write clock is equal to WB clock, and synchronization of outputs has to be done `ifdef HOST wire [3:0] command_bits = {command_bit8, command_bit6, command_bit2_0[1:0]} ; wire [3:0] meta_command_bits ; reg [3:0] sync_command_bits ; synchronizer_flop #(4) command_bits_sync ( .data_in (command_bits), .clk_out (pci_clk), .sync_data_out (meta_command_bits), .async_reset (reset) ) ; always@(posedge pci_clk or posedge reset) begin if (reset) sync_command_bits <= 4'b0 ; else sync_command_bits <= meta_command_bits ; end wire sync_command_bit8 = sync_command_bits[3] ; wire sync_command_bit6 = sync_command_bits[2] ; wire sync_command_bit1 = sync_command_bits[1] ; wire sync_command_bit0 = sync_command_bits[0] ; wire sync_command_bit2 = command_bit2_0[2] ; `else // GUEST wire command_bit = command_bit2_0[2] ; wire meta_command_bit ; reg sync_command_bit ; synchronizer_flop command_bit_sync ( .data_in (command_bit), .clk_out (pci_clk), .sync_data_out (meta_command_bit), .async_reset (reset) ) ; always@(posedge pci_clk or posedge reset) begin if (reset) sync_command_bit <= 1'b0 ; else sync_command_bit <= meta_command_bit ; end wire sync_command_bit8 = command_bit8 ; wire sync_command_bit6 = command_bit6 ; wire sync_command_bit1 = command_bit2_0[1] ; wire sync_command_bit0 = command_bit2_0[0] ; wire sync_command_bit2 = sync_command_bit ; `endif // PCI header outputs from command register assign serr_enable = sync_command_bit8 ; // to PCI clock assign perr_response = sync_command_bit6 ; // to PCI clock assign pci_master_enable = sync_command_bit2 ; // to WB clock assign memory_space_enable = sync_command_bit1 ; // to PCI clock assign io_space_enable = sync_command_bit0 ; // to PCI clock // if bridge is HOST then write clock is equal to WB clock, and synchronization of outputs has to be done // We don't support cache line sizes smaller that 4 and it must have last two bits zero!!! wire cache_lsize_not_zero = ((cache_line_size_reg[7] || cache_line_size_reg[6] || cache_line_size_reg[5] || cache_line_size_reg[4] || cache_line_size_reg[3] || cache_line_size_reg[2]) && (!cache_line_size_reg[1] && !cache_line_size_reg[0]) ); `ifdef HOST wire [7:2] cache_lsize_to_pci_bits = { cache_line_size_reg[7:2] } ; wire [7:2] meta_cache_lsize_to_pci_bits ; reg [7:2] sync_cache_lsize_to_pci_bits ; synchronizer_flop #(6) cache_lsize_to_pci_bits_sync ( .data_in (cache_lsize_to_pci_bits), .clk_out (pci_clk), .sync_data_out (meta_cache_lsize_to_pci_bits), .async_reset (reset) ) ; always@(posedge pci_clk or posedge reset) begin if (reset) sync_cache_lsize_to_pci_bits <= 6'b0 ; else sync_cache_lsize_to_pci_bits <= meta_cache_lsize_to_pci_bits ; end wire [7:2] sync_cache_line_size_to_pci_reg = sync_cache_lsize_to_pci_bits[7:2] ; wire [7:2] sync_cache_line_size_to_wb_reg = cache_line_size_reg[7:2] ; wire sync_cache_lsize_not_zero_to_wb = cache_lsize_not_zero ; // Latency timer is sinchronized only to PCI clock when bridge implementation is HOST wire [7:0] latency_timer_bits = latency_timer ; wire [7:0] meta_latency_timer_bits ; reg [7:0] sync_latency_timer_bits ; synchronizer_flop #(8) latency_timer_bits_sync ( .data_in (latency_timer_bits), .clk_out (pci_clk), .sync_data_out (meta_latency_timer_bits), .async_reset (reset) ) ; always@(posedge pci_clk or posedge reset) begin if (reset) sync_latency_timer_bits <= 8'b0 ; else sync_latency_timer_bits <= meta_latency_timer_bits ; end wire [7:0] sync_latency_timer = sync_latency_timer_bits ; `else // GUEST wire [8:2] cache_lsize_to_wb_bits = { cache_lsize_not_zero, cache_line_size_reg[7:2] } ; wire [8:2] meta_cache_lsize_to_wb_bits ; reg [8:2] sync_cache_lsize_to_wb_bits ; synchronizer_flop #(7) cache_lsize_to_wb_bits_sync ( .data_in (cache_lsize_to_wb_bits), .clk_out (wb_clk), .sync_data_out (meta_cache_lsize_to_wb_bits), .async_reset (reset) ) ; always@(posedge wb_clk or posedge reset) begin if (reset) sync_cache_lsize_to_wb_bits <= 7'b0 ; else sync_cache_lsize_to_wb_bits <= meta_cache_lsize_to_wb_bits ; end wire [7:2] sync_cache_line_size_to_pci_reg = cache_line_size_reg[7:2] ; wire [7:2] sync_cache_line_size_to_wb_reg = sync_cache_lsize_to_wb_bits[7:2] ; wire sync_cache_lsize_not_zero_to_wb = sync_cache_lsize_to_wb_bits[8] ; // Latency timer wire [7:0] sync_latency_timer = latency_timer ; `endif // PCI header output from cache_line_size, latency timer and interrupt pin assign cache_line_size_to_pci = {sync_cache_line_size_to_pci_reg, 2'h0} ; // [7 : 0] to PCI clock assign cache_line_size_to_wb = {sync_cache_line_size_to_wb_reg, 2'h0} ; // [7 : 0] to WB clock assign cache_lsize_not_zero_to_wb = sync_cache_lsize_not_zero_to_wb ; assign latency_tim[7 : 0] = sync_latency_timer ; // to PCI clock //assign int_pin[2 : 0] = r_interrupt_pin ; assign int_out = interrupt_out ; // PCI output from image registers // base address, address mask, translation address and control registers are sinchronized in PCI_DECODER.V module assign pci_base_addr0 = pci_ba0_bit31_12[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; assign pci_base_addr1 = pci_ba1_bit31_12[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; assign pci_base_addr2 = pci_ba2_bit31_12[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; assign pci_base_addr3 = pci_ba3_bit31_12[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; assign pci_base_addr4 = pci_ba4_bit31_12[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; assign pci_base_addr5 = pci_ba5_bit31_12[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; assign pci_memory_io0 = pci_ba0_bit0 ; assign pci_memory_io1 = pci_ba1_bit0 ; assign pci_memory_io2 = pci_ba2_bit0 ; assign pci_memory_io3 = pci_ba3_bit0 ; assign pci_memory_io4 = pci_ba4_bit0 ; assign pci_memory_io5 = pci_ba5_bit0 ; assign pci_addr_mask0 = pci_am0[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; assign pci_addr_mask1 = pci_am1[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; assign pci_addr_mask2 = pci_am2[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; assign pci_addr_mask3 = pci_am3[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; assign pci_addr_mask4 = pci_am4[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; assign pci_addr_mask5 = pci_am5[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; assign pci_tran_addr0 = pci_ta0[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; assign pci_tran_addr1 = pci_ta1[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; assign pci_tran_addr2 = pci_ta2[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; assign pci_tran_addr3 = pci_ta3[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; assign pci_tran_addr4 = pci_ta4[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; assign pci_tran_addr5 = pci_ta5[31:(32-`PCI_NUM_OF_DEC_ADDR_LINES)] ; assign pci_img_ctrl0[2 : 1] = pci_img_ctrl0_bit2_1 ; assign pci_img_ctrl1[2 : 1] = pci_img_ctrl1_bit2_1 ; assign pci_img_ctrl2[2 : 1] = pci_img_ctrl2_bit2_1 ; assign pci_img_ctrl3[2 : 1] = pci_img_ctrl3_bit2_1 ; assign pci_img_ctrl4[2 : 1] = pci_img_ctrl4_bit2_1 ; assign pci_img_ctrl5[2 : 1] = pci_img_ctrl5_bit2_1 ; // WISHBONE output from image registers // base address, address mask, translation address and control registers are sinchronized in DECODER.V module assign wb_base_addr0 = wb_ba0_bit31_12[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; assign wb_base_addr1 = wb_ba1_bit31_12[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; assign wb_base_addr2 = wb_ba2_bit31_12[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; assign wb_base_addr3 = wb_ba3_bit31_12[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; assign wb_base_addr4 = wb_ba4_bit31_12[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; assign wb_base_addr5 = wb_ba5_bit31_12[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; assign wb_memory_io0 = wb_ba0_bit0 ; assign wb_memory_io1 = wb_ba1_bit0 ; assign wb_memory_io2 = wb_ba2_bit0 ; assign wb_memory_io3 = wb_ba3_bit0 ; assign wb_memory_io4 = wb_ba4_bit0 ; assign wb_memory_io5 = wb_ba5_bit0 ; assign wb_addr_mask0 = wb_am0[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; assign wb_addr_mask1 = wb_am1[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; assign wb_addr_mask2 = wb_am2[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; assign wb_addr_mask3 = wb_am3[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; assign wb_addr_mask4 = wb_am4[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; assign wb_addr_mask5 = wb_am5[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; assign wb_tran_addr0 = wb_ta0[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; assign wb_tran_addr1 = wb_ta1[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; assign wb_tran_addr2 = wb_ta2[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; assign wb_tran_addr3 = wb_ta3[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; assign wb_tran_addr4 = wb_ta4[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; assign wb_tran_addr5 = wb_ta5[31:(32-`WB_NUM_OF_DEC_ADDR_LINES)] ; assign wb_img_ctrl0[2 : 0] = wb_img_ctrl0_bit2_0 ; assign wb_img_ctrl1[2 : 0] = wb_img_ctrl1_bit2_0 ; assign wb_img_ctrl2[2 : 0] = wb_img_ctrl2_bit2_0 ; assign wb_img_ctrl3[2 : 0] = wb_img_ctrl3_bit2_0 ; assign wb_img_ctrl4[2 : 0] = wb_img_ctrl4_bit2_0 ; assign wb_img_ctrl5[2 : 0] = wb_img_ctrl5_bit2_0 ; // GENERAL output from conf. cycle generation register & int. control register assign config_addr[23 : 0] = { cnf_addr_bit23_2, 1'b0, cnf_addr_bit0 } ; assign icr_soft_res = icr_bit31 ; endmodule
Go to most recent revision | Compare with Previous | Blame | View Log