URL
https://opencores.org/ocsvn/pcie_sg_dma/pcie_sg_dma/trunk
Subversion Repositories pcie_sg_dma
[/] [pcie_sg_dma/] [trunk/] [cores/] [mBuf_128x72.xco] - Rev 3
Compare with Previous | Blame | View Log
################################################################ Xilinx Core Generator version 11.5# Date: Wed May 19 15:20:14 2010################################################################# This file contains the customisation parameters for a# Xilinx CORE Generator IP GUI. It is strongly recommended# that you do not manually alter this file as it may cause# unexpected and unsupported behavior.################################################################# BEGIN Project OptionsSET addpads = FalseSET asysymbol = FalseSET busformat = BusFormatAngleBracketNotRippedSET createndf = FalseSET designentry = VHDLSET device = xc5vlx110tSET devicefamily = virtex5SET flowvendor = OtherSET formalverification = FalseSET foundationsym = FalseSET implementationfiletype = NgcSET package = ff1136SET removerpms = FalseSET simulationfiles = StructuralSET speedgrade = -1SET verilogsim = TrueSET vhdlsim = True# END Project Options# BEGIN SelectSELECT Fifo_Generator family Xilinx,_Inc. 4.4# END Select# BEGIN ParametersCSET almost_empty_flag=falseCSET almost_full_flag=falseCSET component_name=mBuf_128x72CSET data_count=falseCSET data_count_width=9CSET disable_timing_violations=falseCSET dout_reset_value=0CSET empty_threshold_assert_value=1CSET empty_threshold_negate_value=2CSET enable_ecc=falseCSET enable_int_clk=falseCSET fifo_implementation=Common_Clock_Builtin_FIFOCSET full_flags_reset_value=0CSET full_threshold_assert_value=128CSET full_threshold_negate_value=127CSET input_data_width=72CSET input_depth=512CSET output_data_width=72CSET output_depth=512CSET overflow_flag=falseCSET overflow_sense=Active_HighCSET performance_options=Standard_FIFOCSET programmable_empty_type=No_Programmable_Empty_ThresholdCSET programmable_full_type=Single_Programmable_Full_Threshold_ConstantCSET read_clock_frequency=1CSET read_data_count=falseCSET read_data_count_width=9CSET reset_pin=trueCSET reset_type=Asynchronous_ResetCSET underflow_flag=falseCSET underflow_sense=Active_HighCSET use_dout_reset=falseCSET use_embedded_registers=falseCSET use_extra_logic=falseCSET valid_flag=falseCSET valid_sense=Active_HighCSET write_acknowledge_flag=falseCSET write_acknowledge_sense=Active_HighCSET write_clock_frequency=1CSET write_data_count=falseCSET write_data_count_width=9# END ParametersGENERATE# CRC: 863a6167
