URL
https://opencores.org/ocsvn/ps2_keyboard_interface/ps2_keyboard_interface/trunk
Subversion Repositories ps2_keyboard_interface
[/] [ps2_keyboard_interface/] [Keyboard_Controller.par] - Rev 2
Compare with Previous | Blame | View Log
Release 12.3 par M.70d (lin64)
Copyright (c) 1995-2010 Xilinx, Inc. All rights reserved.
omar:: Fri Dec 03 00:08:23 2010
par -w -intstyle ise -ol high -t 1 Keyboard_Controller_map.ncd
Keyboard_Controller.ncd Keyboard_Controller.pcf
Constraints file: Keyboard_Controller.pcf.
Loading device for application Rf_Device from file '3s200.nph' in environment /home/omar/ISE_DS/ISE/.
"Keyboard_Controller" is an NCD, version 3.2, device xc3s200, package ft256, speed -5
Initializing temperature to 85.000 Celsius. (default - Range: 0.000 to 85.000 Celsius)
Initializing voltage to 1.140 Volts. (default - Range: 1.140 to 1.260 Volts)
INFO:Par:282 - No user timing constraints were detected or you have set the option to ignore timing constraints ("par
-x"). Place and Route will run in "Performance Evaluation Mode" to automatically improve the performance of all
internal clocks in this design. Because there are not defined timing requirements, a timing score will not be
reported in the PAR report in this mode. The PAR timing summary will list the performance achieved for each clock.
Note: For the fastest runtime, set the effort level to "std". For best performance, set the effort level to "high".
Device speed data version: "PRODUCTION 1.39 2010-09-15".
Device Utilization Summary:
Number of BUFGMUXs 2 out of 8 25%
Number of External IOBs 23 out of 173 13%
Number of LOCed IOBs 22 out of 23 95%
Number of Slices 42 out of 1920 2%
Number of SLICEMs 2 out of 960 1%
Overall effort level (-ol): High
Placer effort level (-pl): High
Placer cost table entry (-t): 1
Router effort level (-rl): High
Starting initial Timing Analysis. REAL time: 1 secs
Finished initial Timing Analysis. REAL time: 1 secs
Starting Placer
Total REAL time at the beginning of Placer: 1 secs
Total CPU time at the beginning of Placer: 1 secs
Phase 1.1 Initial Placement Analysis
Phase 1.1 Initial Placement Analysis (Checksum:b776f53f) REAL time: 1 secs
Phase 2.7 Design Feasibility Check
WARNING:Place:837 - Partially locked IO Bus is found.
Following components of the bus are not locked:
Comp: Segments<7>
INFO:Place:834 - Only a subset of IOs are locked. Out of 23 IOs, 22 are locked and 1 are not locked. If you would like
to print the names of these IOs, please set the environment variable XIL_PAR_DESIGN_CHECK_VERBOSE to 1.
Phase 2.7 Design Feasibility Check (Checksum:b776f53f) REAL time: 1 secs
Phase 3.31 Local Placement Optimization
Phase 3.31 Local Placement Optimization (Checksum:b776f53f) REAL time: 1 secs
Phase 4.2 Initial Clock and IO Placement
...
......................
WARNING:Place:1019 - A clock IOB / clock component pair have been found that are not placed at an optimal clock IOB /
clock site pair. The clock component <Clk_BUFGP/BUFG> is placed at site <BUFGMUX1>. The IO component <Clk> is placed
at site <PAD89>. This will not allow the use of the fast path between the IO and the Clock buffer. This is normally
an ERROR but the CLOCK_DEDICATED_ROUTE constraint was applied on COMP.PIN <Clk.PAD> allowing your design to continue.
This constraint disables all clock placer rules related to the specified COMP.PIN. The use of this override is highly
discouraged as it may lead to very poor timing results. It is recommended that this error condition be corrected in
the design.
Phase 4.2 Initial Clock and IO Placement (Checksum:c750f087) REAL time: 5 secs
Phase 5.36 Local Placement Optimization
Phase 5.36 Local Placement Optimization (Checksum:c750f087) REAL time: 5 secs
Phase 6.3 Local Placement Optimization
...
Phase 6.3 Local Placement Optimization (Checksum:dacaa2e7) REAL time: 5 secs
Phase 7.5 Local Placement Optimization
Phase 7.5 Local Placement Optimization (Checksum:dacaa2e7) REAL time: 5 secs
Phase 8.8 Global Placement
..
..
Phase 8.8 Global Placement (Checksum:cd0abfbb) REAL time: 5 secs
Phase 9.5 Local Placement Optimization
Phase 9.5 Local Placement Optimization (Checksum:cd0abfbb) REAL time: 5 secs
Phase 10.18 Placement Optimization
Phase 10.18 Placement Optimization (Checksum:d439aee6) REAL time: 6 secs
Phase 11.5 Local Placement Optimization
Phase 11.5 Local Placement Optimization (Checksum:d439aee6) REAL time: 6 secs
Total REAL time to Placer completion: 6 secs
Total CPU time to Placer completion: 5 secs
Writing design to file Keyboard_Controller.ncd
Starting Router
Phase 1 : 237 unrouted; REAL time: 6 secs
Phase 2 : 192 unrouted; REAL time: 6 secs
Phase 3 : 41 unrouted; REAL time: 6 secs
Phase 4 : 52 unrouted; (Par is working to improve performance) REAL time: 6 secs
Phase 5 : 0 unrouted; (Par is working to improve performance) REAL time: 6 secs
Updating file: Keyboard_Controller.ncd with current fully routed design.
Phase 6 : 0 unrouted; (Par is working to improve performance) REAL time: 6 secs
Phase 7 : 0 unrouted; (Par is working to improve performance) REAL time: 6 secs
Phase 8 : 0 unrouted; (Par is working to improve performance) REAL time: 7 secs
Phase 9 : 0 unrouted; (Par is working to improve performance) REAL time: 7 secs
Phase 10 : 0 unrouted; (Par is working to improve performance) REAL time: 7 secs
Total REAL time to Router completion: 7 secs
Total CPU time to Router completion: 6 secs
Partition Implementation Status
-------------------------------
No Partitions were found in this design.
-------------------------------
Generating "PAR" statistics.
**************************
Generating Clock Report
**************************
+---------------------+--------------+------+------+------------+-------------+
| Clock Net | Resource |Locked|Fanout|Net Skew(ns)|Max Delay(ns)|
+---------------------+--------------+------+------+------------+-------------+
| Clk_BUFGP | BUFGMUX1| No | 23 | 0.000 | 0.881 |
+---------------------+--------------+------+------+------------+-------------+
| Clk2_BUFGP | BUFGMUX0| No | 7 | 0.000 | 0.881 |
+---------------------+--------------+------+------+------------+-------------+
* Net Skew is the difference between the minimum and maximum routing
only delays for the net. Note this is different from Clock Skew which
is reported in TRCE timing report. Clock Skew is the difference between
the minimum and maximum path delays which includes logic delays.
Timing Score: 0 (Setup: 0, Hold: 0)
Asterisk (*) preceding a constraint indicates it was not met.
This may be due to a setup or hold violation.
----------------------------------------------------------------------------------------------------------
Constraint | Check | Worst Case | Best Case | Timing | Timing
| | Slack | Achievable | Errors | Score
----------------------------------------------------------------------------------------------------------
Autotimespec constraint for clock net Clk | SETUP | N/A| 3.763ns| N/A| 0
_BUFGP | HOLD | 0.702ns| | 0| 0
----------------------------------------------------------------------------------------------------------
Autotimespec constraint for clock net Clk | SETUP | N/A| 3.314ns| N/A| 0
2_BUFGP | HOLD | 1.103ns| | 0| 0
----------------------------------------------------------------------------------------------------------
All constraints were met.
INFO:Timing:2761 - N/A entries in the Constraints List may indicate that the
constraint is not analyzed due to the following: No paths covered by this
constraint; Other constraints intersect with this constraint; or This
constraint was disabled by a Path Tracing Control. Please run the Timespec
Interaction Report (TSI) via command line (trce tsi) or Timing Analyzer GUI.
Generating Pad Report.
All signals are completely routed.
Total REAL time to PAR completion: 7 secs
Total CPU time to PAR completion: 7 secs
Peak Memory Usage: 325 MB
Placement: Completed - No errors found.
Routing: Completed - No errors found.
Number of error messages: 0
Number of warning messages: 2
Number of info messages: 2
Writing design to file Keyboard_Controller.ncd
PAR done!