URL
https://opencores.org/ocsvn/ps2_keyboard_interface/ps2_keyboard_interface/trunk
Subversion Repositories ps2_keyboard_interface
[/] [ps2_keyboard_interface/] [Keyboard_Controller_map.map] - Rev 2
Compare with Previous | Blame | View Log
Release 12.3 Map M.70d (lin64)Xilinx Map Application Log File for Design 'Keyboard_Controller'Design Information------------------Command Line : map -intstyle ise -p xc3s200-ft256-5 -cm area -ir off -pr off-c 100 -o Keyboard_Controller_map.ncd Keyboard_Controller.ngdKeyboard_Controller.pcfTarget Device : xc3s200Target Package : ft256Target Speed : -5Mapper Version : spartan3 -- $Revision: 1.52 $Mapped Date : Fri Dec 3 00:08:20 2010Mapping design into LUTs...Running directed packing...Running delay-based LUT packing...Running related packing...Updating timing models...Design Summary--------------Design Summary:Number of errors: 0Number of warnings: 0Logic Utilization:Number of Slice Flip Flops: 58 out of 3,840 1%Number of 4 input LUTs: 32 out of 3,840 1%Logic Distribution:Number of occupied Slices: 42 out of 1,920 2%Number of Slices containing only related logic: 42 out of 42 100%Number of Slices containing unrelated logic: 0 out of 42 0%*See NOTES below for an explanation of the effects of unrelated logic.Total Number of 4 input LUTs: 51 out of 3,840 1%Number used as logic: 30Number used as a route-thru: 19Number used as Shift registers: 2The Slice Logic Distribution report is not meaningful if the design isover-mapped for a non-slice resource or if Placement fails.Number of bonded IOBs: 23 out of 173 13%Number of BUFGMUXs: 2 out of 8 25%Average Fanout of Non-Clock Nets: 2.32Peak Memory Usage: 336 MBTotal REAL time to MAP completion: 1 secsTotal CPU time to MAP completion: 1 secsNOTES:Related logic is defined as being logic that shares connectivity - e.g. twoLUTs are "related" if they share common inputs. When assembling slices,Map gives priority to combine logic that is related. Doing so results inthe best timing performance.Unrelated logic shares no connectivity. Map will only begin packingunrelated logic into a slice once 99% of the slices are occupied throughrelated logic packing.Note that once logic distribution reaches the 99% level through relatedlogic packing, this does not mean the device is completely utilized.Unrelated logic packing will then begin, continuing until all usable LUTsand FFs are occupied. Depending on your timing budget, increased levels ofunrelated logic packing may adversely affect the overall timing performanceof your design.Mapping completed.See MAP report file "Keyboard_Controller_map.mrp" for details.
