URL
https://opencores.org/ocsvn/pulse_processing_algorithm/pulse_processing_algorithm/trunk
Subversion Repositories pulse_processing_algorithm
[/] [pulse_processing_algorithm/] [async_fifo_16x65.xco] - Rev 2
Compare with Previous | Blame | View Log
################################################################ Xilinx Core Generator version K.39# Date: Mon Sep 20 11:25:11 2010################################################################# This file contains the customisation parameters for a# Xilinx CORE Generator IP GUI. It is strongly recommended# that you do not manually alter this file as it may cause# unexpected and unsupported behavior.################################################################# BEGIN Project OptionsSET addpads = FalseSET asysymbol = TrueSET busformat = BusFormatAngleBracketNotRippedSET createndf = FalseSET designentry = VHDLSET device = xc3s1000SET devicefamily = spartan3SET flowvendor = Foundation_iSESET formalverification = FalseSET foundationsym = FalseSET implementationfiletype = NgcSET package = fg456SET removerpms = FalseSET simulationfiles = BehavioralSET speedgrade = -5SET verilogsim = TrueSET vhdlsim = True# END Project Options# BEGIN SelectSELECT Fifo_Generator family Xilinx,_Inc. 4.4# END Select# BEGIN ParametersCSET almost_empty_flag=falseCSET almost_full_flag=falseCSET component_name=async_fifo_16x65CSET data_count=falseCSET data_count_width=4CSET disable_timing_violations=falseCSET dout_reset_value=0CSET empty_threshold_assert_value=2CSET empty_threshold_negate_value=3CSET enable_ecc=falseCSET enable_int_clk=falseCSET fifo_implementation=Independent_Clocks_Block_RAMCSET full_flags_reset_value=0CSET full_threshold_assert_value=13CSET full_threshold_negate_value=12CSET input_data_width=65CSET input_depth=16CSET output_data_width=65CSET output_depth=16CSET overflow_flag=falseCSET overflow_sense=Active_HighCSET performance_options=Standard_FIFOCSET programmable_empty_type=No_Programmable_Empty_ThresholdCSET programmable_full_type=No_Programmable_Full_ThresholdCSET read_clock_frequency=1CSET read_data_count=falseCSET read_data_count_width=4CSET reset_pin=trueCSET reset_type=Asynchronous_ResetCSET underflow_flag=falseCSET underflow_sense=Active_HighCSET use_dout_reset=trueCSET use_embedded_registers=falseCSET use_extra_logic=falseCSET valid_flag=trueCSET valid_sense=Active_HighCSET write_acknowledge_flag=falseCSET write_acknowledge_sense=Active_HighCSET write_clock_frequency=1CSET write_data_count=falseCSET write_data_count_width=4# END ParametersGENERATE# CRC: 642c1568
