URL
https://opencores.org/ocsvn/qaz_libs/qaz_libs/trunk
Subversion Repositories qaz_libs
[/] [qaz_libs/] [trunk/] [axi4_lib/] [sim/] [src/] [legacy/] [tb_axi4_memory.sv] - Rev 50
Compare with Previous | Blame | View Log
////////////////////////////////////////////////////////////////////////// //////// Copyright (C) 2015 Authors and OPENCORES.ORG //////// //////// This source file may be used and distributed without //////// restriction provided that this copyright statement is not //////// removed from the file and that any derivative work contains //////// the original copyright notice and the associated disclaimer. //////// //////// This source file is free software; you can redistribute it //////// and/or modify it under the terms of the GNU Lesser General //////// Public License as published by the Free Software Foundation; //////// either version 2.1 of the License, or (at your option) any //////// later version. //////// //////// This source is distributed in the hope that it will be //////// useful, but WITHOUT ANY WARRANTY; without even the implied //////// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR //////// PURPOSE. See the GNU Lesser General Public License for more //////// details. //////// //////// You should have received a copy of the GNU Lesser General //////// Public License along with this source; if not, download it //////// from http://www.opencores.org/lgpl.shtml //////// //////////////////////////////////////////////////////////////////////////module tb_top();// --------------------------------------------------------------------// test bench clock & resetwire clk_100mhz;wire tb_clk = clk_100mhz;wire tb_rst;wire aclk = tb_clk;wire aresetn = ~tb_rst;tb_base #(.PERIOD(10_000)) tb(clk_100mhz, tb_rst);// --------------------------------------------------------------------//localparam A = 32;localparam N = 8;// --------------------------------------------------------------------//axi4_if #(.A(A), .N(N))axi4_s(.*);// --------------------------------------------------------------------//// --------------------------------------------------------------------// sim models// | | | | | | | | | | | | | | | | |// \|/-\|/-\|/-\|/-\|/-\|/-\|/-\|/-\|/-\|/-\|/-\|/-\|/-\|/-\|/-\|/-\|/// ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' '// --------------------------------------------------------------------//axi4_checker #(.A(A), .N(N))axi4_s_check(.axi4_in(axi4_s));// // --------------------------------------------------------------------// //// axi4_master_bfm_if #(.A(A), .N(N))// tb_axi4_m(.axi4_s(axi4_s), .*);// --------------------------------------------------------------------//import axi4_bfm_pkg::*;axi4_master_bfm_class bfm;initialbfm = new(axi4_s);// --------------------------------------------------------------------//import axi4_memory_pkg::*;axi4_memory_class axi4_memory;initialaxi4_memory = new(axi4_s);// ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' '// /|\-/|\-/|\-/|\-/|\-/|\-/|\-/|\-/|\-/|\-/|\-/|\-/|\-/|\-/|\-/|\-/|\// | | | | | | | | | | | | | | | | |// sim models// --------------------------------------------------------------------// --------------------------------------------------------------------// debug wires// --------------------------------------------------------------------// testthe_test test( tb_clk, tb_rst );initialbegintest.run_the_test();$display("^^^---------------------------------");$display("^^^ %16.t | Testbench done.", $time);$display("^^^---------------------------------");$display("^^^---------------------------------");$stop();endendmodule
