OpenCores
URL https://opencores.org/ocsvn/sdcard_mass_storage_controller/sdcard_mass_storage_controller/trunk

Subversion Repositories sdcard_mass_storage_controller

[/] [sdcard_mass_storage_controller/] [trunk/] [backend/] [Actel/] [Block/] [versatile_fifo_dptam_dw/] [versatile_fifo_dptam_dw_syn.v] - Rev 15

Compare with Previous | Blame | View Log

`timescale 1 ns/100 ps
// Version: 8.5 8.5.0.34
 
 
module versatile_fifo_dptam_dw(
       d_a,
       q_a,
       adr_a,
       we_a,
       clk_a,
       q_b,
       adr_b,
       d_b,
       we_b,
       clk_b
    );
/* synthesis syn_black_box
 
syn_tsu0 = " adr_a[0]->clk_a = 0.28"
syn_tsu1 = " adr_a[10]->clk_a = 0.28"
syn_tsu2 = " adr_a[1]->clk_a = 0.28"
syn_tsu3 = " adr_a[2]->clk_a = 0.28"
syn_tsu4 = " adr_a[3]->clk_a = 0.28"
syn_tsu5 = " adr_a[4]->clk_a = 0.28"
syn_tsu6 = " adr_a[5]->clk_a = 0.28"
syn_tsu7 = " adr_a[6]->clk_a = 0.28"
syn_tsu8 = " adr_a[7]->clk_a = 0.28"
syn_tsu9 = " adr_a[8]->clk_a = 0.28"
syn_tsu10 = " adr_a[9]->clk_a = 0.28"
syn_tsu11 = " adr_b[0]->clk_b = 0.282"
syn_tsu12 = " adr_b[10]->clk_b = 0.282"
syn_tsu13 = " adr_b[1]->clk_b = 0.282"
syn_tsu14 = " adr_b[2]->clk_b = 0.282"
syn_tsu15 = " adr_b[3]->clk_b = 0.282"
syn_tsu16 = " adr_b[4]->clk_b = 0.282"
syn_tsu17 = " adr_b[5]->clk_b = 0.282"
syn_tsu18 = " adr_b[6]->clk_b = 0.282"
syn_tsu19 = " adr_b[7]->clk_b = 0.282"
syn_tsu20 = " adr_b[8]->clk_b = 0.282"
syn_tsu21 = " adr_b[9]->clk_b = 0.282"
syn_tsu22 = " d_a[0]->clk_a = 0.193"
syn_tsu23 = " d_a[1]->clk_a = 0.193"
syn_tsu24 = " d_a[2]->clk_a = 0.193"
syn_tsu25 = " d_a[3]->clk_a = 0.193"
syn_tsu26 = " d_a[4]->clk_a = 0.193"
syn_tsu27 = " d_a[5]->clk_a = 0.193"
syn_tsu28 = " d_a[6]->clk_a = 0.193"
syn_tsu29 = " d_a[7]->clk_a = 0.193"
syn_tsu30 = " d_b[0]->clk_b = 0.176"
syn_tsu31 = " d_b[1]->clk_b = 0.176"
syn_tsu32 = " d_b[2]->clk_b = 0.176"
syn_tsu33 = " d_b[3]->clk_b = 0.176"
syn_tsu34 = " d_b[4]->clk_b = 0.176"
syn_tsu35 = " d_b[5]->clk_b = 0.176"
syn_tsu36 = " d_b[6]->clk_b = 0.176"
syn_tsu37 = " d_b[7]->clk_b = 0.176"
syn_tsu38 = " we_a->clk_a = 2.731"
syn_tsu39 = " we_b->clk_b = 3.346"
syn_tco0 = " clk_a->q_a[0] = 3.154"
syn_tco1 = " clk_a->q_a[1] = 3.154"
syn_tco2 = " clk_a->q_a[2] = 3.154"
syn_tco3 = " clk_a->q_a[3] = 3.154"
syn_tco4 = " clk_a->q_a[4] = 3.154"
syn_tco5 = " clk_a->q_a[5] = 3.154"
syn_tco6 = " clk_a->q_a[6] = 3.154"
syn_tco7 = " clk_a->q_a[7] = 3.154"
syn_tco8 = " clk_b->q_b[0] = 3.139"
syn_tco9 = " clk_b->q_b[1] = 3.139"
syn_tco10 = " clk_b->q_b[2] = 3.139"
syn_tco11 = " clk_b->q_b[3] = 3.139"
syn_tco12 = " clk_b->q_b[4] = 3.139"
syn_tco13 = " clk_b->q_b[5] = 3.139"
syn_tco14 = " clk_b->q_b[6] = 3.139"
syn_tco15 = " clk_b->q_b[7] = 3.139"
*/
/* synthesis black_box_pad_pin ="" */
input  [7:0] d_a;
output [7:0] q_a;
input  [10:0] adr_a;
input  we_a;
input  clk_a;
output [7:0] q_b;
input  [10:0] adr_b;
input  [7:0] d_b;
input  we_b;
input  clk_b;
 
endmodule
 

Compare with Previous | Blame | View Log

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.