URL
https://opencores.org/ocsvn/socgen/socgen/trunk
Subversion Repositories socgen
[/] [socgen/] [trunk/] [Projects/] [opencores.org/] [logic/] [ip/] [micro_bus/] [rtl/] [verilog/] [top.body.exp9] - Rev 133
Compare with Previous | Blame | View Log
reg [7:0] rdata_out_reg;
always@(posedge clk)
rdata_out_reg <= mas_0_rdata_in &
mas_1_rdata_in &
mas_2_rdata_in &
mas_3_rdata_in &
mas_4_rdata_in &
mas_5_rdata_in &
mas_6_rdata_in &
mas_7_rdata_in &
mas_8_rdata_in;
assign mas_0_rd_out = rd_in;
assign mas_1_rd_out = rd_in;
assign mas_2_rd_out = rd_in;
assign mas_3_rd_out = rd_in;
assign mas_4_rd_out = rd_in;
assign mas_5_rd_out = rd_in;
assign mas_6_rd_out = rd_in;
assign mas_7_rd_out = rd_in;
assign mas_8_rd_out = rd_in;
assign mas_0_wr_out = wr_in;
assign mas_1_wr_out = wr_in;
assign mas_2_wr_out = wr_in;
assign mas_3_wr_out = wr_in;
assign mas_4_wr_out = wr_in;
assign mas_5_wr_out = wr_in;
assign mas_6_wr_out = wr_in;
assign mas_7_wr_out = wr_in;
assign mas_8_wr_out = wr_in;
assign mas_0_wdata_out = wdata_in;
assign mas_1_wdata_out = wdata_in;
assign mas_2_wdata_out = wdata_in;
assign mas_3_wdata_out = wdata_in;
assign mas_4_wdata_out = wdata_in;
assign mas_5_wdata_out = wdata_in;
assign mas_6_wdata_out = wdata_in;
assign mas_7_wdata_out = wdata_in;
assign mas_8_wdata_out = wdata_in;
assign mas_0_addr_out = addr_in[3:0];
assign mas_1_addr_out = addr_in[3:0];
assign mas_2_addr_out = addr_in[3:0];
assign mas_3_addr_out = addr_in[3:0];
assign mas_4_addr_out = addr_in[3:0];
assign mas_5_addr_out = addr_in[3:0];
assign mas_6_addr_out = addr_in[3:0];
assign mas_7_addr_out = addr_in[3:0];
assign mas_8_addr_out = addr_in[3:0];
assign mas_0_cs_out = (addr_in[7:4] == 4'h0) && cs_in;
assign mas_1_cs_out = (addr_in[7:4] == 4'h1) && cs_in;
assign mas_2_cs_out = (addr_in[7:4] == 4'h2) && cs_in;
assign mas_3_cs_out = (addr_in[7:4] == 4'h3) && cs_in;
assign mas_4_cs_out = (addr_in[7:4] == 4'h4) && cs_in;
assign mas_5_cs_out = (addr_in[7:4] == 4'h5) && cs_in;
assign mas_6_cs_out = (addr_in[7:4] == 4'h6) && cs_in;
assign mas_7_cs_out = (addr_in[7:4] == 4'h7) && cs_in;
assign mas_8_cs_out = (addr_in[7:4] == 4'h8) && cs_in;
assign rdata_out = (rd_in && cs_in)?{8'h00,rdata_out_reg}:16'hffff;
always@(posedge clk)
if(reset || enable)
begin
wait_out <= 1'b1;
end
else
wait_out <= 1'b0;