URL
https://opencores.org/ocsvn/socgen/socgen/trunk
Subversion Repositories socgen
[/] [socgen/] [trunk/] [common/] [opencores.org/] [cde/] [ip/] [sram/] [rtl/] [verilog/] [sram_byte] - Rev 135
Compare with Previous | Blame | View Log
// Memory Arrayreg [7:0] mem [0:WORDS-1];initialbegin$display("SRAM byte %m.mem");$display(" AddrBits=%d DataBits = 8 Words = %d ",ADDR,WORDS);end// Write functionalways@(posedge clk)if( wr && cs && be ) mem[addr[ADDR-1:0]] <= wdata[7:0];generateif( WRITETHRU)begin// Read function gets new data if also a write cycle// latch the read addr for next cyclereg [ADDR-1:0] l_raddr;reg l_cycle;always@(posedge clk)beginl_raddr <= addr;l_cycle <= rd && cs ;end// Read into a wire and then pass to rdata because some synth tools can't handle a memory in a always blockwire [7:0] tmp_rdata;assign tmp_rdata = (l_cycle )?mem[{l_raddr[ADDR-1:0]}]:8'hff;always@(*) rdata = tmp_rdata;endelsebegin// Read function gets old data if also a write cyclealways@(posedge clk)if( rd && cs ) rdata <= mem[{addr[ADDR-1:0]}];else rdata <= 8'hff;endendgenerate
