URL
https://opencores.org/ocsvn/sparc64soc/sparc64soc/trunk
Subversion Repositories sparc64soc
[/] [sparc64soc/] [trunk/] [T1-CPU/] [rtl/] [bw_clk_cl_sparc_cmp.v] - Rev 2
Compare with Previous | Blame | View Log
// ========== Copyright Header Begin ========================================== // // OpenSPARC T1 Processor File: bw_clk_cl_sparc_cmp.v // Copyright (c) 2006 Sun Microsystems, Inc. All Rights Reserved. // DO NOT ALTER OR REMOVE COPYRIGHT NOTICES. // // The above named program is free software; you can redistribute it and/or // modify it under the terms of the GNU General Public // License version 2 as published by the Free Software Foundation. // // The above named program is distributed in the hope that it will be // useful, but WITHOUT ANY WARRANTY; without even the implied warranty of // MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU // General Public License for more details. // // You should have received a copy of the GNU General Public // License along with this work; if not, write to the Free Software // Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301, USA. // // ========== Copyright Header End ============================================ module bw_clk_cl_sparc_cmp(/*AUTOARG*/ // Outputs so, rclk, dbginit_l, cluster_grst_l, // Inputs si, se, grst_l, gdbginit_l, gclk, cluster_cken, arst_l, adbginit_l ); /*AUTOOUTPUT*/ // Beginning of automatic outputs (from unused autoinst outputs) output cluster_grst_l; // From I0 of cluster_header.v output dbginit_l; // From I0 of cluster_header.v output rclk; // From I0 of cluster_header.v output so; // From I0 of cluster_header.v // End of automatics /*AUTOINPUT*/ // Beginning of automatic inputs (from unused autoinst inputs) input adbginit_l; // To I0 of cluster_header.v input arst_l; // To I0 of cluster_header.v input cluster_cken; // To I0 of cluster_header.v input gclk; // To I0 of cluster_header.v input gdbginit_l; // To I0 of cluster_header.v input grst_l; // To I0 of cluster_header.v input se; // To I0 of cluster_header.v input si; // To I0 of cluster_header.v // End of automatics /*AUTOWIRE*/ // Beginning of automatic wires (for undeclared instantiated-module outputs) // End of automatics cluster_header I0 (/*AUTOINST*/ // Outputs .dbginit_l (dbginit_l), .cluster_grst_l (cluster_grst_l), .rclk (rclk), .so (so), // Inputs .gclk (gclk), .cluster_cken (cluster_cken), .arst_l (arst_l), .grst_l (grst_l), .adbginit_l (adbginit_l), .gdbginit_l (gdbginit_l), .si (si), .se (se)); //output so ; //output dbginit_l ; //output cluster_grst_l ; //output rclk ; //input si ; //input se ; //input adbginit_l ; //input gdbginit_l ; //input arst_l ; //input grst_l ; //input cluster_cken ; //input gclk ; endmodule // bw_clk_cl_sparc_cmp // Local Variables: // verilog-library-directories:("." "../../common/rtl") // End: