URL
https://opencores.org/ocsvn/timerocd/timerocd/trunk
Subversion Repositories timerocd
[/] [timerocd/] [trunk/] [xilinx/] [TimerOCD/] [ipcore_dir/] [InterpolateMultAdd.vho] - Rev 2
Compare with Previous | Blame | View Log
--------------------------------------------------------------------------------
-- This file is owned and controlled by Xilinx and must be used solely --
-- for design, simulation, implementation and creation of design files --
-- limited to Xilinx devices or technologies. Use with non-Xilinx --
-- devices or technologies is expressly prohibited and immediately --
-- terminates your license. --
-- --
-- XILINX IS PROVIDING THIS DESIGN, CODE, OR INFORMATION "AS IS" SOLELY --
-- FOR USE IN DEVELOPING PROGRAMS AND SOLUTIONS FOR XILINX DEVICES. BY --
-- PROVIDING THIS DESIGN, CODE, OR INFORMATION AS ONE POSSIBLE --
-- IMPLEMENTATION OF THIS FEATURE, APPLICATION OR STANDARD, XILINX IS --
-- MAKING NO REPRESENTATION THAT THIS IMPLEMENTATION IS FREE FROM ANY --
-- CLAIMS OF INFRINGEMENT, AND YOU ARE RESPONSIBLE FOR OBTAINING ANY --
-- RIGHTS YOU MAY REQUIRE FOR YOUR IMPLEMENTATION. XILINX EXPRESSLY --
-- DISCLAIMS ANY WARRANTY WHATSOEVER WITH RESPECT TO THE ADEQUACY OF THE --
-- IMPLEMENTATION, INCLUDING BUT NOT LIMITED TO ANY WARRANTIES OR --
-- REPRESENTATIONS THAT THIS IMPLEMENTATION IS FREE FROM CLAIMS OF --
-- INFRINGEMENT, IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A --
-- PARTICULAR PURPOSE. --
-- --
-- Xilinx products are not intended for use in life support appliances, --
-- devices, or systems. Use in such applications are expressly --
-- prohibited. --
-- --
-- (c) Copyright 1995-2015 Xilinx, Inc. --
-- All rights reserved. --
--------------------------------------------------------------------------------
--------------------------------------------------------------------------------
-- Generated from core with identifier: xilinx.com:ip:xbip_multadd:2.0 --
-- --
-- The Xilinx LogiCORE Multiply Adder generates a multiply-add function --
-- implemented in Xtreme DSP(TM) slices. User options allow you to --
-- specify the wordlengths of the inputs and output. Optimal pipelining --
-- for maximum speed and no pipelining are available. --
--------------------------------------------------------------------------------
-- Interfaces:
-- a_intf
-- clk_intf
-- sclr_intf
-- ce_intf
-- b_intf
-- c_intf
-- pcin_intf
-- subtract_intf
-- p_intf
-- pcout_intf
-- The following code must appear in the VHDL architecture header:
------------- Begin Cut here for COMPONENT Declaration ------ COMP_TAG
COMPONENT InterpolateMultAdd
PORT (
a : IN STD_LOGIC_VECTOR(15 DOWNTO 0);
b : IN STD_LOGIC_VECTOR(11 DOWNTO 0);
c : IN STD_LOGIC_VECTOR(27 DOWNTO 0);
subtract : IN STD_LOGIC;
p : OUT STD_LOGIC_VECTOR(27 DOWNTO 12);
pcout : OUT STD_LOGIC_VECTOR(47 DOWNTO 0)
);
END COMPONENT;
-- COMP_TAG_END ------ End COMPONENT Declaration ------------
-- The following code must appear in the VHDL architecture
-- body. Substitute your own instance name and net names.
------------- Begin Cut here for INSTANTIATION Template ----- INST_TAG
your_instance_name : InterpolateMultAdd
PORT MAP (
a => a,
b => b,
c => c,
subtract => subtract,
p => p,
pcout => pcout
);
-- INST_TAG_END ------ End INSTANTIATION Template ------------
-- You must compile the wrapper file InterpolateMultAdd.vhd when simulating
-- the core, InterpolateMultAdd. When compiling the wrapper file, be sure to
-- reference the XilinxCoreLib VHDL simulation library. For detailed
-- instructions, please refer to the "CORE Generator Help".