OpenCores
URL https://opencores.org/ocsvn/uart16750/uart16750/trunk

Subversion Repositories uart16750

[/] [uart16750/] [trunk/] [syn/] [Altera/] [CycloneII/] [UART16750.flow.rpt] - Rev 17

Compare with Previous | Blame | View Log

Flow report for UART16750
Tue Feb 17 23:02:41 2009
Quartus II Version 8.0 Build 215 05/29/2008 SJ Full Version


---------------------
; Table of Contents ;
---------------------
  1. Legal Notice
  2. Flow Summary
  3. Flow Settings
  4. Flow Non-Default Global Settings
  5. Flow Elapsed Time
  6. Flow Log



----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2008 Altera Corporation
Your use of Altera Corporation's design tools, logic functions 
and other software and tools, and its AMPP partner logic 
functions, and any output files from any of the foregoing 
(including device programming or simulation files), and any 
associated documentation or information are expressly subject 
to the terms and conditions of the Altera Program License 
Subscription Agreement, Altera MegaCore Function License 
Agreement, or other applicable license agreement, including, 
without limitation, that your use is for the sole purpose of 
programming logic devices manufactured by Altera and sold by 
Altera or its authorized distributors.  Please refer to the 
applicable agreement for further details.



+-------------------------------------------------------------------------------+
; Flow Summary                                                                  ;
+------------------------------------+------------------------------------------+
; Flow Status                        ; Analyzed - Tue Feb 17 23:02:41 2009      ;
; Quartus II Version                 ; 8.0 Build 215 05/29/2008 SJ Full Version ;
; Revision Name                      ; UART16750                                ;
; Top-level Entity Name              ; UART16750                                ;
; Family                             ; Cyclone II                               ;
; Device                             ; EP2C5F256C6                              ;
; Timing Models                      ; Final                                    ;
; Met timing requirements            ; Yes                                      ;
; Total logic elements               ; 448 / 4,608 ( 10 % )                     ;
;     Total combinational functions  ; 418 / 4,608 ( 9 % )                      ;
;     Dedicated logic registers      ; 285 / 4,608 ( 6 % )                      ;
; Total registers                    ; 285                                      ;
; Total pins                         ; 36 / 158 ( 23 % )                        ;
; Total virtual pins                 ; 0                                        ;
; Total memory bits                  ; 1,216 / 119,808 ( 1 % )                  ;
; Embedded Multiplier 9-bit elements ; 0 / 26 ( 0 % )                           ;
; Total PLLs                         ; 0 / 2 ( 0 % )                            ;
+------------------------------------+------------------------------------------+


+-----------------------------------------+
; Flow Settings                           ;
+-------------------+---------------------+
; Option            ; Setting             ;
+-------------------+---------------------+
; Start date & time ; 02/17/2009 23:02:25 ;
; Main task         ; Compilation         ;
; Revision Name     ; UART16750           ;
+-------------------+---------------------+


+--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Flow Non-Default Global Settings                                                                                                                                                                                                                                                                             ;
+------------------------------------+------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+---------------+-------------+------------+
; Assignment Name                    ; Value                                                                                                                                                                                                                        ; Default Value ; Entity Name ; Section Id ;
+------------------------------------+------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+---------------+-------------+------------+
; COMPILER_SIGNATURE_ID              ; 18438518506.123490814503692                                                                                                                                                                                                  ; --            ; --          ; --         ;
; ENABLE_DA_RULE                     ; C101, C102, C103, C104, C105, C106, R101, R102, R103, R104, R105, T101, T102, A101, A102, A103, A104, A105, A106, A107, A108, A109, A110, S101, S102, S103, S104, D101, D102, D103, H101, H102, M101, M102, M103, M104, M105 ; --            ; --          ; --         ;
; ENABLE_DRC_SETTINGS                ; On                                                                                                                                                                                                                           ; Off           ; --          ; --         ;
; FMAX_REQUIREMENT                   ; 33.33 MHz                                                                                                                                                                                                                    ; --            ; --          ; --         ;
; IOBANK_VCCIO                       ; 3.3V                                                                                                                                                                                                                         ; --            ; --          ; 3          ;
; PARTITION_COLOR                    ; 14622752                                                                                                                                                                                                                     ; --            ; --          ; Top        ;
; PARTITION_NETLIST_TYPE             ; SOURCE                                                                                                                                                                                                                       ; --            ; --          ; Top        ;
; TCO_REQUIREMENT                    ; 15 ns                                                                                                                                                                                                                        ; --            ; --          ; --         ;
; TSU_REQUIREMENT                    ; 10 ns                                                                                                                                                                                                                        ; --            ; --          ; --         ;
; USE_GENERATED_PHYSICAL_CONSTRAINTS ; Off                                                                                                                                                                                                                          ; --            ; --          ; eda_palace ;
+------------------------------------+------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+---------------+-------------+------------+


+-----------------------------------------------------------------------------------------------------------------------------+
; Flow Elapsed Time                                                                                                           ;
+-------------------------+--------------+-------------------------+---------------------+------------------------------------+
; Module Name             ; Elapsed Time ; Average Processors Used ; Peak Virtual Memory ; Total CPU Time (on all processors) ;
+-------------------------+--------------+-------------------------+---------------------+------------------------------------+
; Analysis & Synthesis    ; 00:00:05     ; 1.0                     ; 182 MB              ; 00:00:06                           ;
; Fitter                  ; 00:00:04     ; 1.0                     ; 190 MB              ; 00:00:04                           ;
; Assembler               ; 00:00:01     ; 1.0                     ; 146 MB              ; 00:00:01                           ;
; Classic Timing Analyzer ; 00:00:00     ; 1.0                     ; 124 MB              ; 00:00:01                           ;
; Design Assistant        ; 00:00:01     ; 1.0                     ; 115 MB              ; 00:00:01                           ;
; Total                   ; 00:00:11     ; --                      ; --                  ; 00:00:13                           ;
+-------------------------+--------------+-------------------------+---------------------+------------------------------------+


------------
; Flow Log ;
------------
quartus_map --read_settings_files=on --write_settings_files=off UART16750 -c UART16750
quartus_fit --read_settings_files=off --write_settings_files=off UART16750 -c UART16750
quartus_asm --read_settings_files=off --write_settings_files=off UART16750 -c UART16750
quartus_tan --read_settings_files=off --write_settings_files=off UART16750 -c UART16750 --timing_analysis_only
quartus_drc --read_settings_files=off --write_settings_files=off UART16750 -c UART16750



Compare with Previous | Blame | View Log

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.