URL
https://opencores.org/ocsvn/uart_block/uart_block/trunk
Subversion Repositories uart_block
[/] [uart_block/] [trunk/] [hdl/] [iseProject/] [serial_transmitter.syr] - Rev 3
Go to most recent revision | Compare with Previous | Blame | View Log
Release 13.4 - xst O.87xd (nt64)Copyright (c) 1995-2011 Xilinx, Inc. All rights reserved.--> Parameter TMPDIR set to xst/projnav.tmpTotal REAL time to Xst completion: 0.00 secsTotal CPU time to Xst completion: 0.22 secs--> Parameter xsthdpdir set to xstTotal REAL time to Xst completion: 0.00 secsTotal CPU time to Xst completion: 0.22 secs--> Reading design: serial_transmitter.prjTABLE OF CONTENTS1) Synthesis Options Summary2) HDL Compilation3) Design Hierarchy Analysis4) HDL Analysis5) HDL Synthesis5.1) HDL Synthesis Report6) Advanced HDL Synthesis6.1) Advanced HDL Synthesis Report7) Low Level Synthesis8) Partition Report9) Final Report9.1) Device utilization summary9.2) Partition Resource Summary9.3) TIMING REPORT=========================================================================* Synthesis Options Summary *=========================================================================---- Source ParametersInput File Name : "serial_transmitter.prj"Input Format : mixedIgnore Synthesis Constraint File : NO---- Target ParametersOutput File Name : "serial_transmitter"Output Format : NGCTarget Device : xc3s500e-4-fg320---- Source OptionsTop Module Name : serial_transmitterAutomatic FSM Extraction : YESFSM Encoding Algorithm : AutoSafe Implementation : NoFSM Style : LUTRAM Extraction : YesRAM Style : AutoROM Extraction : YesMux Style : AutoDecoder Extraction : YESPriority Encoder Extraction : YesShift Register Extraction : YESLogical Shifter Extraction : YESXOR Collapsing : YESROM Style : AutoMux Extraction : YesResource Sharing : YESAsynchronous To Synchronous : NOMultiplier Style : AutoAutomatic Register Balancing : No---- Target OptionsAdd IO Buffers : YESGlobal Maximum Fanout : 100000Add Generic Clock Buffer(BUFG) : 24Register Duplication : YESSlice Packing : YESOptimize Instantiated Primitives : NOUse Clock Enable : YesUse Synchronous Set : YesUse Synchronous Reset : YesPack IO Registers into IOBs : AutoEquivalent register Removal : YES---- General OptionsOptimization Goal : SpeedOptimization Effort : 1Keep Hierarchy : NoNetlist Hierarchy : As_OptimizedRTL Output : YesGlobal Optimization : AllClockNetsRead Cores : YESWrite Timing Constraints : NOCross Clock Analysis : NOHierarchy Separator : /Bus Delimiter : <>Case Specifier : MaintainSlice Utilization Ratio : 100BRAM Utilization Ratio : 100Verilog 2001 : YESAuto BRAM Packing : NOSlice Utilization Ratio Delta : 5==================================================================================================================================================* HDL Compilation *=========================================================================Compiling vhdl file "E:/uart_block/hdl/iseProject/pkgDefinitions.vhd" in Library work.Package <pkgdefinitions> compiled.Package body <pkgdefinitions> compiled.Compiling vhdl file "E:/uart_block/hdl/iseProject/serial_transmitter.vhd" in Library work.Architecture behavioral of Entity serial_transmitter is up to date.=========================================================================* Design Hierarchy Analysis *=========================================================================Analyzing hierarchy for entity <serial_transmitter> in library <work> (architecture <behavioral>).=========================================================================* HDL Analysis *=========================================================================Analyzing Entity <serial_transmitter> in library <work> (Architecture <behavioral>).Entity <serial_transmitter> analyzed. Unit <serial_transmitter> generated.=========================================================================* HDL Synthesis *=========================================================================Performing bidirectional port resolution...Synthesizing Unit <serial_transmitter>.Related source file is "E:/uart_block/hdl/iseProject/serial_transmitter.vhd".Found finite state machine <FSM_0> for signal <current_s>.-----------------------------------------------------------------------| States | 12 || Transitions | 12 || Inputs | 0 || Outputs | 13 || Clock | baudClk (rising_edge) || Reset | rst (positive) || Reset type | asynchronous || Reset State | tx_idle || Power Up State | tx_idle || Encoding | automatic || Implementation | LUT |-----------------------------------------------------------------------Summary:inferred 1 Finite State Machine(s).Unit <serial_transmitter> synthesized.=========================================================================HDL Synthesis ReportFound no macro==================================================================================================================================================* Advanced HDL Synthesis *=========================================================================Analyzing FSM <FSM_0> for best encoding.Optimizing FSM <current_s/FSM> on signal <current_s[1:12]> with one-hot encoding.--------------------------State | Encoding--------------------------tx_idle | 000000000001tx_start | 000000000010bit0 | 000000000100bit1 | 000000001000bit2 | 000000010000bit3 | 000000100000bit4 | 000001000000bit5 | 000010000000bit6 | 000100000000bit7 | 001000000000tx_stop1 | 010000000000tx_stop2 | 100000000000--------------------------=========================================================================Advanced HDL Synthesis ReportMacro Statistics# FSMs : 1==================================================================================================================================================* Low Level Synthesis *=========================================================================Optimizing unit <serial_transmitter> ...Mapping all equations...Building and optimizing final netlist ...Found area constraint ratio of 100 (+ 5) on block serial_transmitter, actual ratio is 0.Final Macro Processing ...=========================================================================Final Register ReportMacro Statistics# Registers : 12Flip-Flops : 12==================================================================================================================================================* Partition Report *=========================================================================Partition Implementation Status-------------------------------No Partitions were found in this design.-------------------------------=========================================================================* Final Report *=========================================================================Final ResultsRTL Top Level Output File Name : serial_transmitter.ngrTop Level Output File Name : serial_transmitterOutput Format : NGCOptimization Goal : SpeedKeep Hierarchy : NoDesign Statistics# IOs : 12Cell Usage :# BELS : 9# GND : 1# LUT2 : 1# LUT4 : 6# VCC : 1# FlipFlops/Latches : 12# FDC : 10# FDCE : 1# FDP : 1# Clock Buffers : 1# BUFGP : 1# IO Buffers : 11# IBUF : 9# OBUF : 2=========================================================================Device utilization summary:---------------------------Selected Device : 3s500efg320-4Number of Slices: 7 out of 4656 0%Number of Slice Flip Flops: 12 out of 9312 0%Number of 4 input LUTs: 7 out of 9312 0%Number of IOs: 12Number of bonded IOBs: 12 out of 232 5%Number of GCLKs: 1 out of 24 4%---------------------------Partition Resource Summary:---------------------------No Partitions were found in this design.---------------------------=========================================================================TIMING REPORTNOTE: THESE TIMING NUMBERS ARE ONLY A SYNTHESIS ESTIMATE.FOR ACCURATE TIMING INFORMATION PLEASE REFER TO THE TRACE REPORTGENERATED AFTER PLACE-and-ROUTE.Clock Information:-----------------------------------------------------+------------------------+-------+Clock Signal | Clock buffer(FF name) | Load |-----------------------------------+------------------------+-------+baudClk | BUFGP | 12 |-----------------------------------+------------------------+-------+Asynchronous Control Signals Information:---------------------------------------------------------------------------+------------------------+-------+Control Signal | Buffer(FF name) | Load |-----------------------------------+------------------------+-------+rst | IBUF | 12 |-----------------------------------+------------------------+-------+Timing Summary:---------------Speed Grade: -4Minimum period: 1.677ns (Maximum Frequency: 596.303MHz)Minimum input arrival time before clock: No path foundMaximum output required time after clock: 8.036nsMaximum combinational path delay: 8.540nsTiming Detail:--------------All values displayed in nanoseconds (ns)=========================================================================Timing constraint: Default period analysis for Clock 'baudClk'Clock period: 1.677ns (frequency: 596.303MHz)Total number of paths / destination ports: 11 / 11-------------------------------------------------------------------------Delay: 1.677ns (Levels of Logic = 0)Source: current_s_FSM_FFd2 (FF)Destination: current_s_FSM_FFd1 (FF)Source Clock: baudClk risingDestination Clock: baudClk risingData Path: current_s_FSM_FFd2 to current_s_FSM_FFd1Gate NetCell:in->out fanout Delay Delay Logical Name (Net Name)---------------------------------------- ------------FDC:C->Q 3 0.591 0.531 current_s_FSM_FFd2 (current_s_FSM_FFd2)FDCE:CE 0.555 current_s_FSM_FFd1----------------------------------------Total 1.677ns (1.146ns logic, 0.531ns route)(68.3% logic, 31.7% route)=========================================================================Timing constraint: Default OFFSET OUT AFTER for Clock 'baudClk'Total number of paths / destination ports: 13 / 2-------------------------------------------------------------------------Offset: 8.036ns (Levels of Logic = 4)Source: current_s_FSM_FFd7 (FF)Destination: serial_out (PAD)Source Clock: baudClk risingData Path: current_s_FSM_FFd7 to serial_outGate NetCell:in->out fanout Delay Delay Logical Name (Net Name)---------------------------------------- ------------FDC:C->Q 2 0.591 0.622 current_s_FSM_FFd7 (current_s_FSM_FFd7)LUT4:I0->O 1 0.704 0.595 serial_out12 (serial_out12)LUT4:I0->O 1 0.704 0.424 serial_out48_SW0 (N01)LUT4:I3->O 1 0.704 0.420 serial_out48 (serial_out_OBUF)OBUF:I->O 3.272 serial_out_OBUF (serial_out)----------------------------------------Total 8.036ns (5.975ns logic, 2.061ns route)(74.4% logic, 25.6% route)=========================================================================Timing constraint: Default path analysisTotal number of paths / destination ports: 8 / 1-------------------------------------------------------------------------Delay: 8.540ns (Levels of Logic = 5)Source: data_byte<3> (PAD)Destination: serial_out (PAD)Data Path: data_byte<3> to serial_outGate NetCell:in->out fanout Delay Delay Logical Name (Net Name)---------------------------------------- ------------IBUF:I->O 1 1.218 0.499 data_byte_3_IBUF (data_byte_3_IBUF)LUT4:I1->O 1 0.704 0.595 serial_out12 (serial_out12)LUT4:I0->O 1 0.704 0.424 serial_out48_SW0 (N01)LUT4:I3->O 1 0.704 0.420 serial_out48 (serial_out_OBUF)OBUF:I->O 3.272 serial_out_OBUF (serial_out)----------------------------------------Total 8.540ns (6.602ns logic, 1.938ns route)(77.3% logic, 22.7% route)=========================================================================Total REAL time to Xst completion: 5.00 secsTotal CPU time to Xst completion: 5.00 secs-->Total memory usage is 255476 kilobytesNumber of errors : 0 ( 0 filtered)Number of warnings : 0 ( 0 filtered)Number of infos : 0 ( 0 filtered)
Go to most recent revision | Compare with Previous | Blame | View Log
