OpenCores
URL https://opencores.org/ocsvn/vg_z80_sbc/vg_z80_sbc/trunk

Subversion Repositories vg_z80_sbc

[/] [vg_z80_sbc/] [trunk/] [rtl/] [vg_z80_sbc.defines] - Rev 30

Go to most recent revision | Compare with Previous | Blame | View Log

# Generated by PERL program wishbone.pl.
# File used as input for wishbone arbiter generation
# Generated Mon Dec  8 20:57:48 2008

filename=wb
intercon=intercon
syscon=syscon
target=generic
hdl=vhdl
signal_groups=0
tga_bits=2
tgc_bits=3
tgd_bits=0
rename_tga=bte
rename_tgc=cti
rename_tgd=tgd
classic=000
endofburst=111
dat_size=32
adr_size=24
mux_type=andor
interconnect=crossbarswitch

master wb32_pci_master
  type=rw
  lock_o=0
  tga_o=0
  tgc_o=0
  tgd_o=0
  err_i=1
  rty_i=0
  priority_wbs_sram=1
  priority_wbs_flash=2
  priority_wbs_ddr=3
  priority_wbs_vga=4
  priority_wbs_kbd=5
  priority_wbs_mmu=6
  priority_wb_cpu_ctrl=7
  priority_wbs_spimaster=8
  priority_wbs_vhdfd=9
  priority_wbs_fpb=10
end master wb32_pci_master

master wbm_z80
  type=rw
  lock_o=0
  tga_o=0
  tgc_o=0
  tgd_o=0
  err_i=0
  rty_i=0
  priority_wbs_sram=1
  priority_wbs_flash=2
  priority_wbs_ddr=3
  priority_wbs_vga=4
  priority_wbs_kbd=5
  priority_wbs_mmu=6
  priority_wb_cpu_ctrl=7
  priority_wbs_spimaster=8
  priority_wbs_vhdfd=9
  priority_wbs_fpb=10
end master wbm_z80

slave wbs_sram
  type=rw
  adr_i_hi=14
  adr_i_lo=0
  tga_i=0
  tgc_i=0
  tgd_i=0
  lock_i=0
  err_o=0
  rty_o=0
  baseadr=0x100000
  size=0x100000
  baseadr1=0x00000000
  size1=0xffffffff
  baseadr2=0x00000000
  size2=0xffffffff
end slave wbs_sram

slave wbs_flash
  type=rw
  adr_i_hi=18
  adr_i_lo=0
  tga_i=0
  tgc_i=0
  tgd_i=0
  lock_i=0
  err_o=0
  rty_o=0
  baseadr=0x200000
  size=0x100000
  baseadr1=0x00000000
  size1=0xffffffff
  baseadr2=0x00000000
  size2=0xffffffff
end slave wbs_flash

slave wbs_ddr
  type=rw
  adr_i_hi=19
  adr_i_lo=0
  tga_i=0
  tgc_i=0
  tgd_i=0
  lock_i=0
  err_o=0
  rty_o=0
  baseadr=0x800000
  size=0x100000
  baseadr1=0x00000000
  size1=0xffffffff
  baseadr2=0x00000000
  size2=0xffffffff
end slave wbs_ddr

slave wbs_vga
  type=rw
  adr_i_hi=13
  adr_i_lo=0
  tga_i=0
  tgc_i=0
  tgd_i=0
  lock_i=0
  err_o=0
  rty_o=0
  baseadr=0x600000
  size=0x100000
  baseadr1=0x00000000
  size1=0xffffffff
  baseadr2=0x00000000
  size2=0xffffffff
end slave wbs_vga

slave wbs_kbd
  type=rw
  adr_i_hi=2
  adr_i_lo=0
  tga_i=0
  tgc_i=0
  tgd_i=0
  lock_i=0
  err_o=0
  rty_o=0
  baseadr=0x00
  size=0x20
  baseadr1=0x00000000
  size1=0xffffffff
  baseadr2=0x00000000
  size2=0xffffffff
end slave wbs_kbd

slave wbs_mmu
  type=rw
  adr_i_hi=1
  adr_i_lo=0
  tga_i=0
  tgc_i=0
  tgd_i=0
  lock_i=0
  err_o=0
  rty_o=0
  baseadr=0x20
  size=0x20
  baseadr1=0x00000000
  size1=0xffffffff
  baseadr2=0x00000000
  size2=0xffffffff
end slave wbs_mmu

slave wb_cpu_ctrl
  type=rw
  adr_i_hi=2
  adr_i_lo=0
  tga_i=0
  tgc_i=0
  tgd_i=0
  lock_i=0
  err_o=0
  rty_o=0
  baseadr=0x40
  size=0x40
  baseadr1=0x00000000
  size1=0xffffffff
  baseadr2=0x00000000
  size2=0xffffffff
end slave wb_cpu_ctrl

slave wbs_spimaster
  type=rw
  adr_i_hi=5
  adr_i_lo=0
  tga_i=0
  tgc_i=0
  tgd_i=0
  lock_i=0
  err_o=0
  rty_o=0
  baseadr=0x80
  size=0x40
  baseadr1=0x00000000
  size1=0xffffffff
  baseadr2=0x00000000
  size2=0xffffffff
end slave wbs_spimaster

slave wbs_vhdfd
  type=rw
  adr_i_hi=2
  adr_i_lo=0
  tga_i=0
  tgc_i=0
  tgd_i=0
  lock_i=0
  err_o=0
  rty_o=0
  baseadr=0xc0
  size=0x20
  baseadr1=0x00000000
  size1=0xffffffff
  baseadr2=0x00000000
  size2=0xffffffff
end slave wbs_vhdfd

slave wbs_fpb
  type=rw
  adr_i_hi=4
  adr_i_lo=0
  tga_i=0
  tgc_i=0
  tgd_i=0
  lock_i=0
  err_o=0
  rty_o=0
  baseadr=0xe0
  size=0x20
  baseadr1=0x00000000
  size1=0xffffffff
  baseadr2=0x00000000
  size2=0xffffffff
end slave wbs_fpb

Go to most recent revision | Compare with Previous | Blame | View Log

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.