URL
https://opencores.org/ocsvn/z80soc/z80soc/trunk
Subversion Repositories z80soc
[/] [z80soc/] [trunk/] [V0.7/] [S3E/] [memoryCores/] [ram32k_readme.txt] - Rev 37
Go to most recent revision | Compare with Previous | Blame | View Log
The following files were generated for 'ram32k' in directory
F:\FPGA\Z80SoC\V0.7\memoryCores\
ram32k.asy:
Graphical symbol information file. Used by the ISE tools and some
third party tools to create a symbol representing the core.
ram32k.gise:
ISE Project Navigator support file. This is a generated file and should
not be edited directly.
ram32k.ise:
ISE Project Navigator support file. This is a generated file and should
not be edited directly.
ram32k.ngc:
Binary Xilinx implementation netlist file containing the information
required to implement the module in a Xilinx (R) FPGA.
ram32k.vhd:
VHDL wrapper file provided to support functional simulation. This
file contains simulation model customization data that is passed to
a parameterized simulation model for the core.
ram32k.vho:
VHO template file containing code that can be used as a model for
instantiating a CORE Generator module in a VHDL design.
ram32k.xco:
CORE Generator input file containing the parameters used to
regenerate a core.
ram32k.xise:
ISE Project Navigator support file. This is a generated file and should
not be edited directly.
ram32k_flist.txt:
Text file listing all of the output files produced when a customized
core was generated in the CORE Generator.
ram32k_readme.txt:
Text file indicating the files generated and how they are used.
ram32k_xmdf.tcl:
ISE Project Navigator interface file. ISE uses this file to determine
how the files output by CORE Generator for the core can be integrated
into your ISE project.
Please see the Xilinx CORE Generator online help for further details on
generated files and how to use them.
Go to most recent revision | Compare with Previous | Blame | View Log