URL
https://opencores.org/ocsvn/z80soc/z80soc/trunk
Subversion Repositories z80soc
[/] [z80soc/] [trunk/] [V0.7.3/] [DE2115/] [db/] [073DE2115d.hier_info] - Rev 46
Compare with Previous | Blame | View Log
|Z80SOCCLOCK_50 => clk_div:clkdiv_inst.clock_in_50MhzCLOCK_50 => \random:rand_temp[0].CLKCLOCK_50 => \random:rand_temp[1].CLKCLOCK_50 => \random:rand_temp[2].CLKCLOCK_50 => \random:rand_temp[3].CLKCLOCK_50 => \random:rand_temp[4].CLKCLOCK_50 => \random:rand_temp[5].CLKCLOCK_50 => \random:rand_temp[6].CLKCLOCK_50 => \random:rand_temp[7].CLKCLOCK_50 => \random:rand_temp[8].CLKCLOCK_50 => \random:rand_temp[9].CLKCLOCK_50 => \random:rand_temp[10].CLKCLOCK_50 => \random:rand_temp[11].CLKCLOCK_50 => \random:rand_temp[12].CLKCLOCK_50 => \random:rand_temp[13].CLKCLOCK_50 => \random:rand_temp[14].CLKCLOCK_50 => \random:rand_temp[15].CLKCLOCK_50 => ps2_ascii_reg1[0].CLKCLOCK_50 => ps2_ascii_reg1[1].CLKCLOCK_50 => ps2_ascii_reg1[2].CLKCLOCK_50 => ps2_ascii_reg1[3].CLKCLOCK_50 => ps2_ascii_reg1[4].CLKCLOCK_50 => ps2_ascii_reg1[5].CLKCLOCK_50 => ps2_ascii_reg1[6].CLKCLOCK_50 => ps2_ascii_reg1[7].CLKCLOCK_50 => ps2_read.CLKCLOCK_50 => ps2kbd:ps2_kbd_inst.clockCLOCK_50 => LCD:lcd_inst.CLOCK_50KEY[0] => DI_CPU[0].DATAAKEY[1] => DI_CPU[1].DATAAKEY[2] => DI_CPU[2].DATAAKEY[3] => DI_CPU[3].DATAASW[0] => DI_CPU[0].DATABSW[1] => DI_CPU[1].DATABSW[2] => DI_CPU[2].DATABSW[3] => DI_CPU[3].DATABSW[4] => DI_CPU[4].DATABSW[5] => DI_CPU[5].DATABSW[6] => DI_CPU[6].DATABSW[7] => DI_CPU[7].DATABSW[8] => DI_CPU[0].DATABSW[9] => DI_CPU[1].DATABSW[10] => DI_CPU[2].DATABSW[11] => DI_CPU[3].DATABSW[12] => DI_CPU[4].DATABSW[13] => DI_CPU[5].DATABSW[14] => DI_CPU[6].DATABSW[14] => LCD:lcd_inst.lcd_on_sigSW[15] => Clk_Z80.OUTPUTSELECTSW[15] => Clk_Z80.IN0SW[15] => DI_CPU[7].DATABSW[16] => Clk_Z80.OUTPUTSELECTSW[16] => Clk_Z80.IN1SW[17] => T80se:z80_inst.RESET_nSW[17] => ps2kbd:ps2_kbd_inst.resetSW[17] => LCD:lcd_inst.resetHEX0[0] <= decoder_7seg:DISPHEX0.HEX_DISP[0]HEX0[1] <= decoder_7seg:DISPHEX0.HEX_DISP[1]HEX0[2] <= decoder_7seg:DISPHEX0.HEX_DISP[2]HEX0[3] <= decoder_7seg:DISPHEX0.HEX_DISP[3]HEX0[4] <= decoder_7seg:DISPHEX0.HEX_DISP[4]HEX0[5] <= decoder_7seg:DISPHEX0.HEX_DISP[5]HEX0[6] <= decoder_7seg:DISPHEX0.HEX_DISP[6]HEX1[0] <= decoder_7seg:DISPHEX1.HEX_DISP[0]HEX1[1] <= decoder_7seg:DISPHEX1.HEX_DISP[1]HEX1[2] <= decoder_7seg:DISPHEX1.HEX_DISP[2]HEX1[3] <= decoder_7seg:DISPHEX1.HEX_DISP[3]HEX1[4] <= decoder_7seg:DISPHEX1.HEX_DISP[4]HEX1[5] <= decoder_7seg:DISPHEX1.HEX_DISP[5]HEX1[6] <= decoder_7seg:DISPHEX1.HEX_DISP[6]HEX2[0] <= decoder_7seg:DISPHEX2.HEX_DISP[0]HEX2[1] <= decoder_7seg:DISPHEX2.HEX_DISP[1]HEX2[2] <= decoder_7seg:DISPHEX2.HEX_DISP[2]HEX2[3] <= decoder_7seg:DISPHEX2.HEX_DISP[3]HEX2[4] <= decoder_7seg:DISPHEX2.HEX_DISP[4]HEX2[5] <= decoder_7seg:DISPHEX2.HEX_DISP[5]HEX2[6] <= decoder_7seg:DISPHEX2.HEX_DISP[6]HEX3[0] <= decoder_7seg:DISPHEX3.HEX_DISP[0]HEX3[1] <= decoder_7seg:DISPHEX3.HEX_DISP[1]HEX3[2] <= decoder_7seg:DISPHEX3.HEX_DISP[2]HEX3[3] <= decoder_7seg:DISPHEX3.HEX_DISP[3]HEX3[4] <= decoder_7seg:DISPHEX3.HEX_DISP[4]HEX3[5] <= decoder_7seg:DISPHEX3.HEX_DISP[5]HEX3[6] <= decoder_7seg:DISPHEX3.HEX_DISP[6]HEX4[0] <= decoder_7seg:DISPHEX4.HEX_DISP[0]HEX4[1] <= decoder_7seg:DISPHEX4.HEX_DISP[1]HEX4[2] <= decoder_7seg:DISPHEX4.HEX_DISP[2]HEX4[3] <= decoder_7seg:DISPHEX4.HEX_DISP[3]HEX4[4] <= decoder_7seg:DISPHEX4.HEX_DISP[4]HEX4[5] <= decoder_7seg:DISPHEX4.HEX_DISP[5]HEX4[6] <= decoder_7seg:DISPHEX4.HEX_DISP[6]HEX5[0] <= decoder_7seg:DISPHEX5.HEX_DISP[0]HEX5[1] <= decoder_7seg:DISPHEX5.HEX_DISP[1]HEX5[2] <= decoder_7seg:DISPHEX5.HEX_DISP[2]HEX5[3] <= decoder_7seg:DISPHEX5.HEX_DISP[3]HEX5[4] <= decoder_7seg:DISPHEX5.HEX_DISP[4]HEX5[5] <= decoder_7seg:DISPHEX5.HEX_DISP[5]HEX5[6] <= decoder_7seg:DISPHEX5.HEX_DISP[6]HEX6[0] <= decoder_7seg:DISPHEX6.HEX_DISP[0]HEX6[1] <= decoder_7seg:DISPHEX6.HEX_DISP[1]HEX6[2] <= decoder_7seg:DISPHEX6.HEX_DISP[2]HEX6[3] <= decoder_7seg:DISPHEX6.HEX_DISP[3]HEX6[4] <= decoder_7seg:DISPHEX6.HEX_DISP[4]HEX6[5] <= decoder_7seg:DISPHEX6.HEX_DISP[5]HEX6[6] <= decoder_7seg:DISPHEX6.HEX_DISP[6]HEX7[0] <= decoder_7seg:DISPHEX7.HEX_DISP[0]HEX7[1] <= decoder_7seg:DISPHEX7.HEX_DISP[1]HEX7[2] <= decoder_7seg:DISPHEX7.HEX_DISP[2]HEX7[3] <= decoder_7seg:DISPHEX7.HEX_DISP[3]HEX7[4] <= decoder_7seg:DISPHEX7.HEX_DISP[4]HEX7[5] <= decoder_7seg:DISPHEX7.HEX_DISP[5]HEX7[6] <= decoder_7seg:DISPHEX7.HEX_DISP[6]LEDG[0] <= \pinout_process:LEDG_sig[0].DB_MAX_OUTPUT_PORT_TYPELEDG[1] <= \pinout_process:LEDG_sig[1].DB_MAX_OUTPUT_PORT_TYPELEDG[2] <= \pinout_process:LEDG_sig[2].DB_MAX_OUTPUT_PORT_TYPELEDG[3] <= \pinout_process:LEDG_sig[3].DB_MAX_OUTPUT_PORT_TYPELEDG[4] <= \pinout_process:LEDG_sig[4].DB_MAX_OUTPUT_PORT_TYPELEDG[5] <= \pinout_process:LEDG_sig[5].DB_MAX_OUTPUT_PORT_TYPELEDG[6] <= \pinout_process:LEDG_sig[6].DB_MAX_OUTPUT_PORT_TYPELEDG[7] <= \pinout_process:LEDG_sig[7].DB_MAX_OUTPUT_PORT_TYPELEDG[8] <= <GND>LEDR[0] <= \pinout_process:LEDR_sig[0].DB_MAX_OUTPUT_PORT_TYPELEDR[1] <= \pinout_process:LEDR_sig[1].DB_MAX_OUTPUT_PORT_TYPELEDR[2] <= \pinout_process:LEDR_sig[2].DB_MAX_OUTPUT_PORT_TYPELEDR[3] <= \pinout_process:LEDR_sig[3].DB_MAX_OUTPUT_PORT_TYPELEDR[4] <= \pinout_process:LEDR_sig[4].DB_MAX_OUTPUT_PORT_TYPELEDR[5] <= \pinout_process:LEDR_sig[5].DB_MAX_OUTPUT_PORT_TYPELEDR[6] <= \pinout_process:LEDR_sig[6].DB_MAX_OUTPUT_PORT_TYPELEDR[7] <= \pinout_process:LEDR_sig[7].DB_MAX_OUTPUT_PORT_TYPELEDR[8] <= \pinout_process:LEDR_sig[8].DB_MAX_OUTPUT_PORT_TYPELEDR[9] <= \pinout_process:LEDR_sig[9].DB_MAX_OUTPUT_PORT_TYPELEDR[10] <= \pinout_process:LEDR_sig[10].DB_MAX_OUTPUT_PORT_TYPELEDR[11] <= \pinout_process:LEDR_sig[11].DB_MAX_OUTPUT_PORT_TYPELEDR[12] <= \pinout_process:LEDR_sig[12].DB_MAX_OUTPUT_PORT_TYPELEDR[13] <= \pinout_process:LEDR_sig[13].DB_MAX_OUTPUT_PORT_TYPELEDR[14] <= \pinout_process:LEDR_sig[14].DB_MAX_OUTPUT_PORT_TYPELEDR[15] <= \pinout_process:LEDR_sig[15].DB_MAX_OUTPUT_PORT_TYPELEDR[16] <= <GND>LEDR[17] <= <GND>UART_TXD <= UART_TXD.DB_MAX_OUTPUT_PORT_TYPEUART_RXD => ~NO_FANOUT~UART_RTS => ~NO_FANOUT~UART_CTS => ~NO_FANOUT~DRAM_BA_0 <= <GND>DRAM_BA_1 <= <GND>DRAM_DQM_0 <= <GND>DRAM_DQM_1 <= <GND>DRAM_DQM_2 <= <GND>DRAM_DQM_3 <= <GND>DRAM_WE_N <= <VCC>DRAM_CAS_N <= <VCC>DRAM_RAS_N <= <VCC>DRAM_CS_N <= <VCC>DRAM_DQ[0] <> DRAM_DQ[0]DRAM_DQ[1] <> DRAM_DQ[1]DRAM_DQ[2] <> DRAM_DQ[2]DRAM_DQ[3] <> DRAM_DQ[3]DRAM_DQ[4] <> DRAM_DQ[4]DRAM_DQ[5] <> DRAM_DQ[5]DRAM_DQ[6] <> DRAM_DQ[6]DRAM_DQ[7] <> DRAM_DQ[7]DRAM_DQ[8] <> DRAM_DQ[8]DRAM_DQ[9] <> DRAM_DQ[9]DRAM_DQ[10] <> DRAM_DQ[10]DRAM_DQ[11] <> DRAM_DQ[11]DRAM_DQ[12] <> DRAM_DQ[12]DRAM_DQ[13] <> DRAM_DQ[13]DRAM_DQ[14] <> DRAM_DQ[14]DRAM_DQ[15] <> DRAM_DQ[15]DRAM_DQ[16] <> DRAM_DQ[16]DRAM_DQ[17] <> DRAM_DQ[17]DRAM_DQ[18] <> DRAM_DQ[18]DRAM_DQ[19] <> DRAM_DQ[19]DRAM_DQ[20] <> DRAM_DQ[20]DRAM_DQ[21] <> DRAM_DQ[21]DRAM_DQ[22] <> DRAM_DQ[22]DRAM_DQ[23] <> DRAM_DQ[23]DRAM_DQ[24] <> DRAM_DQ[24]DRAM_DQ[25] <> DRAM_DQ[25]DRAM_DQ[26] <> DRAM_DQ[26]DRAM_DQ[27] <> DRAM_DQ[27]DRAM_DQ[28] <> DRAM_DQ[28]DRAM_DQ[29] <> DRAM_DQ[29]DRAM_DQ[30] <> DRAM_DQ[30]DRAM_DQ[31] <> DRAM_DQ[31]DRAM_ADDR[0] <= <GND>DRAM_ADDR[1] <= <GND>DRAM_ADDR[2] <= <GND>DRAM_ADDR[3] <= <GND>DRAM_ADDR[4] <= <GND>DRAM_ADDR[5] <= <GND>DRAM_ADDR[6] <= <GND>DRAM_ADDR[7] <= <GND>DRAM_ADDR[8] <= <GND>DRAM_ADDR[9] <= <GND>DRAM_ADDR[10] <= <GND>DRAM_ADDR[11] <= <GND>DRAM_ADDR[12] <= <GND>DRAM_CLK <= <GND>DRAM_CKE <= <GND>FL_DQ[0] <> FL_DQ[0]FL_DQ[1] <> FL_DQ[1]FL_DQ[2] <> FL_DQ[2]FL_DQ[3] <> FL_DQ[3]FL_DQ[4] <> FL_DQ[4]FL_DQ[5] <> FL_DQ[5]FL_DQ[6] <> FL_DQ[6]FL_DQ[7] <> FL_DQ[7]FL_ADDR[0] <= <GND>FL_ADDR[1] <= <GND>FL_ADDR[2] <= <GND>FL_ADDR[3] <= <GND>FL_ADDR[4] <= <GND>FL_ADDR[5] <= <GND>FL_ADDR[6] <= <GND>FL_ADDR[7] <= <GND>FL_ADDR[8] <= <GND>FL_ADDR[9] <= <GND>FL_ADDR[10] <= <GND>FL_ADDR[11] <= <GND>FL_ADDR[12] <= <GND>FL_ADDR[13] <= <GND>FL_ADDR[14] <= <GND>FL_ADDR[15] <= <GND>FL_ADDR[16] <= <GND>FL_ADDR[17] <= <GND>FL_ADDR[18] <= <GND>FL_ADDR[19] <= <GND>FL_ADDR[20] <= <GND>FL_ADDR[21] <= <GND>FL_ADDR[22] <= <GND>FL_RY => ~NO_FANOUT~FL_WP_N <= FL_WP_N.DB_MAX_OUTPUT_PORT_TYPEFL_WE_N <= <VCC>FL_RST_N <= <GND>FL_OE_N <= <VCC>FL_CE_N <= <VCC>SRAM_DQ[0] <> SRAM_DQ[0]SRAM_DQ[1] <> SRAM_DQ[1]SRAM_DQ[2] <> SRAM_DQ[2]SRAM_DQ[3] <> SRAM_DQ[3]SRAM_DQ[4] <> SRAM_DQ[4]SRAM_DQ[5] <> SRAM_DQ[5]SRAM_DQ[6] <> SRAM_DQ[6]SRAM_DQ[7] <> SRAM_DQ[7]SRAM_DQ[8] <> SRAM_DQ[8]SRAM_DQ[9] <> SRAM_DQ[9]SRAM_DQ[10] <> SRAM_DQ[10]SRAM_DQ[11] <> SRAM_DQ[11]SRAM_DQ[12] <> SRAM_DQ[12]SRAM_DQ[13] <> SRAM_DQ[13]SRAM_DQ[14] <> SRAM_DQ[14]SRAM_DQ[15] <> SRAM_DQ[15]SRAM_ADDR[0] <= T80se:z80_inst.A[0]SRAM_ADDR[1] <= T80se:z80_inst.A[1]SRAM_ADDR[2] <= T80se:z80_inst.A[2]SRAM_ADDR[3] <= T80se:z80_inst.A[3]SRAM_ADDR[4] <= T80se:z80_inst.A[4]SRAM_ADDR[5] <= T80se:z80_inst.A[5]SRAM_ADDR[6] <= T80se:z80_inst.A[6]SRAM_ADDR[7] <= T80se:z80_inst.A[7]SRAM_ADDR[8] <= T80se:z80_inst.A[8]SRAM_ADDR[9] <= T80se:z80_inst.A[9]SRAM_ADDR[10] <= T80se:z80_inst.A[10]SRAM_ADDR[11] <= T80se:z80_inst.A[11]SRAM_ADDR[12] <= T80se:z80_inst.A[12]SRAM_ADDR[13] <= T80se:z80_inst.A[13]SRAM_ADDR[14] <= Add0.DB_MAX_OUTPUT_PORT_TYPESRAM_ADDR[15] <= Add0.DB_MAX_OUTPUT_PORT_TYPESRAM_ADDR[16] <= <GND>SRAM_ADDR[17] <= <GND>SRAM_ADDR[18] <= <GND>SRAM_ADDR[19] <= <GND>SRAM_UB_N <= <VCC>SRAM_LB_N <= <GND>SRAM_WE_N <= SRAM_DQ.DB_MAX_OUTPUT_PORT_TYPESRAM_CE_N <= <GND>SRAM_OE_N <= SRAM_OE_N.DB_MAX_OUTPUT_PORT_TYPESD_DAT0 => ~NO_FANOUT~SD_DAT1 <> <UNC>SD_DAT2 <> <UNC>SD_DAT3 <= SD_DAT3.DB_MAX_OUTPUT_PORT_TYPESD_CMD <= SD_CMD.DB_MAX_OUTPUT_PORT_TYPESD_CLK <= SD_CLK.DB_MAX_OUTPUT_PORT_TYPEPS2_DAT <> ps2kbd:ps2_kbd_inst.keyboard_dataPS2_CLK <> ps2kbd:ps2_kbd_inst.keyboard_clkPS2_DAT2 <> <UNC>PS2_CLK2 <> <UNC>VGA_SYNC_N <= VGA_SYNC_N.DB_MAX_OUTPUT_PORT_TYPEVGA_CLK <= clk_div:clkdiv_inst.clock_25MHzVGA_BLANK_N <= <VCC>VGA_HS <= video:video_inst.VGA_HSVGA_VS <= video:video_inst.VGA_VSVGA_R[0] <= <GND>VGA_R[1] <= <GND>VGA_R[2] <= <GND>VGA_R[3] <= <GND>VGA_R[4] <= video:video_inst.VGA_R[0]VGA_R[5] <= video:video_inst.VGA_R[1]VGA_R[6] <= video:video_inst.VGA_R[2]VGA_R[7] <= video:video_inst.VGA_R[3]VGA_G[0] <= <GND>VGA_G[1] <= <GND>VGA_G[2] <= <GND>VGA_G[3] <= <GND>VGA_G[4] <= video:video_inst.VGA_G[0]VGA_G[5] <= video:video_inst.VGA_G[1]VGA_G[6] <= video:video_inst.VGA_G[2]VGA_G[7] <= video:video_inst.VGA_G[3]VGA_B[0] <= <GND>VGA_B[1] <= <GND>VGA_B[2] <= <GND>VGA_B[3] <= <GND>VGA_B[4] <= video:video_inst.VGA_B[0]VGA_B[5] <= video:video_inst.VGA_B[1]VGA_B[6] <= video:video_inst.VGA_B[2]VGA_B[7] <= video:video_inst.VGA_B[3]AUD_ADCLRCK <> AUD_ADCLRCKAUD_ADCDAT => ~NO_FANOUT~AUD_DACLRCK <> AUD_DACLRCKAUD_DACDAT <= <GND>AUD_BCLK <> AUD_BCLKAUD_XCK <= <GND>LCD_RS <= LCD:lcd_inst.LCD_RSLCD_EN <= LCD:lcd_inst.LCD_ENLCD_RW <= LCD:lcd_inst.LCD_RWLCD_ON <= LCD:lcd_inst.LCD_ONLCD_BLON <= UART_TXD.DB_MAX_OUTPUT_PORT_TYPELCD_DATA[0] <> LCD:lcd_inst.LCD_DATA[0]LCD_DATA[1] <> LCD:lcd_inst.LCD_DATA[1]LCD_DATA[2] <> LCD:lcd_inst.LCD_DATA[2]LCD_DATA[3] <> LCD:lcd_inst.LCD_DATA[3]LCD_DATA[4] <> LCD:lcd_inst.LCD_DATA[4]LCD_DATA[5] <> LCD:lcd_inst.LCD_DATA[5]LCD_DATA[6] <> LCD:lcd_inst.LCD_DATA[6]LCD_DATA[7] <> LCD:lcd_inst.LCD_DATA[7]|Z80SOC|T80se:z80_instRESET_n => T80:u0.RESET_nRESET_n => DI_Reg[0].ACLRRESET_n => DI_Reg[1].ACLRRESET_n => DI_Reg[2].ACLRRESET_n => DI_Reg[3].ACLRRESET_n => DI_Reg[4].ACLRRESET_n => DI_Reg[5].ACLRRESET_n => DI_Reg[6].ACLRRESET_n => DI_Reg[7].ACLRRESET_n => MREQ_n~reg0.PRESETRESET_n => IORQ_n~reg0.PRESETRESET_n => WR_n~reg0.PRESETRESET_n => RD_n~reg0.PRESETCLK_n => T80:u0.CLK_nCLK_n => DI_Reg[0].CLKCLK_n => DI_Reg[1].CLKCLK_n => DI_Reg[2].CLKCLK_n => DI_Reg[3].CLKCLK_n => DI_Reg[4].CLKCLK_n => DI_Reg[5].CLKCLK_n => DI_Reg[6].CLKCLK_n => DI_Reg[7].CLKCLK_n => MREQ_n~reg0.CLKCLK_n => IORQ_n~reg0.CLKCLK_n => WR_n~reg0.CLKCLK_n => RD_n~reg0.CLKCLKEN => T80:u0.CENCLKEN => DI_Reg[0].ENACLKEN => RD_n~reg0.ENACLKEN => WR_n~reg0.ENACLKEN => IORQ_n~reg0.ENACLKEN => MREQ_n~reg0.ENACLKEN => DI_Reg[7].ENACLKEN => DI_Reg[6].ENACLKEN => DI_Reg[5].ENACLKEN => DI_Reg[4].ENACLKEN => DI_Reg[3].ENACLKEN => DI_Reg[2].ENACLKEN => DI_Reg[1].ENAWAIT_n => process_0.IN1WAIT_n => T80:u0.WAIT_nWAIT_n => process_0.IN1INT_n => T80:u0.INT_nNMI_n => T80:u0.NMI_nBUSRQ_n => T80:u0.BUSRQ_nM1_n <= T80:u0.M1_nMREQ_n <= MREQ_n~reg0.DB_MAX_OUTPUT_PORT_TYPEIORQ_n <= IORQ_n~reg0.DB_MAX_OUTPUT_PORT_TYPERD_n <= RD_n~reg0.DB_MAX_OUTPUT_PORT_TYPEWR_n <= WR_n~reg0.DB_MAX_OUTPUT_PORT_TYPERFSH_n <= T80:u0.RFSH_nHALT_n <= T80:u0.HALT_nBUSAK_n <= T80:u0.BUSAK_nA[0] <= T80:u0.A[0]A[1] <= T80:u0.A[1]A[2] <= T80:u0.A[2]A[3] <= T80:u0.A[3]A[4] <= T80:u0.A[4]A[5] <= T80:u0.A[5]A[6] <= T80:u0.A[6]A[7] <= T80:u0.A[7]A[8] <= T80:u0.A[8]A[9] <= T80:u0.A[9]A[10] <= T80:u0.A[10]A[11] <= T80:u0.A[11]A[12] <= T80:u0.A[12]A[13] <= T80:u0.A[13]A[14] <= T80:u0.A[14]A[15] <= T80:u0.A[15]DI[0] => DI_Reg.DATABDI[0] => T80:u0.DInst[0]DI[1] => DI_Reg.DATABDI[1] => T80:u0.DInst[1]DI[2] => DI_Reg.DATABDI[2] => T80:u0.DInst[2]DI[3] => DI_Reg.DATABDI[3] => T80:u0.DInst[3]DI[4] => DI_Reg.DATABDI[4] => T80:u0.DInst[4]DI[5] => DI_Reg.DATABDI[5] => T80:u0.DInst[5]DI[6] => DI_Reg.DATABDI[6] => T80:u0.DInst[6]DI[7] => DI_Reg.DATABDI[7] => T80:u0.DInst[7]DO[0] <= T80:u0.DO[0]DO[1] <= T80:u0.DO[1]DO[2] <= T80:u0.DO[2]DO[3] <= T80:u0.DO[3]DO[4] <= T80:u0.DO[4]DO[5] <= T80:u0.DO[5]DO[6] <= T80:u0.DO[6]DO[7] <= T80:u0.DO[7]|Z80SOC|T80se:z80_inst|T80:u0RESET_n => XY_Ind.ACLRRESET_n => PreserveC_r.ACLRRESET_n => Save_ALU_r.ACLRRESET_n => ALU_Op_r[0].ACLRRESET_n => ALU_Op_r[1].ACLRRESET_n => ALU_Op_r[2].ACLRRESET_n => ALU_Op_r[3].ACLRRESET_n => Z16_r.ACLRRESET_n => BTR_r.ACLRRESET_n => Arith16_r.ACLRRESET_n => Read_To_Reg_r[0].ACLRRESET_n => Read_To_Reg_r[1].ACLRRESET_n => Read_To_Reg_r[2].ACLRRESET_n => Read_To_Reg_r[3].ACLRRESET_n => Read_To_Reg_r[4].ACLRRESET_n => Alternate.ACLRRESET_n => SP[0].PRESETRESET_n => SP[1].PRESETRESET_n => SP[2].PRESETRESET_n => SP[3].PRESETRESET_n => SP[4].PRESETRESET_n => SP[5].PRESETRESET_n => SP[6].PRESETRESET_n => SP[7].PRESETRESET_n => SP[8].PRESETRESET_n => SP[9].PRESETRESET_n => SP[10].PRESETRESET_n => SP[11].PRESETRESET_n => SP[12].PRESETRESET_n => SP[13].PRESETRESET_n => SP[14].PRESETRESET_n => SP[15].PRESETRESET_n => R[0].ACLRRESET_n => R[1].ACLRRESET_n => R[2].ACLRRESET_n => R[3].ACLRRESET_n => R[4].ACLRRESET_n => R[5].ACLRRESET_n => R[6].ACLRRESET_n => R[7].ACLRRESET_n => I[0].ACLRRESET_n => I[1].ACLRRESET_n => I[2].ACLRRESET_n => I[3].ACLRRESET_n => I[4].ACLRRESET_n => I[5].ACLRRESET_n => I[6].ACLRRESET_n => I[7].ACLRRESET_n => Fp[0].PRESETRESET_n => Fp[1].PRESETRESET_n => Fp[2].PRESETRESET_n => Fp[3].PRESETRESET_n => Fp[4].PRESETRESET_n => Fp[5].PRESETRESET_n => Fp[6].PRESETRESET_n => Fp[7].PRESETRESET_n => Ap[0].PRESETRESET_n => Ap[1].PRESETRESET_n => Ap[2].PRESETRESET_n => Ap[3].PRESETRESET_n => Ap[4].PRESETRESET_n => Ap[5].PRESETRESET_n => Ap[6].PRESETRESET_n => Ap[7].PRESETRESET_n => F[0].PRESETRESET_n => F[1].PRESETRESET_n => F[2].PRESETRESET_n => F[3].PRESETRESET_n => F[4].PRESETRESET_n => F[5].PRESETRESET_n => F[6].PRESETRESET_n => F[7].PRESETRESET_n => ACC[0].PRESETRESET_n => ACC[1].PRESETRESET_n => ACC[2].PRESETRESET_n => ACC[3].PRESETRESET_n => ACC[4].PRESETRESET_n => ACC[5].PRESETRESET_n => ACC[6].PRESETRESET_n => ACC[7].PRESETRESET_n => DO[0]~reg0.ACLRRESET_n => DO[1]~reg0.ACLRRESET_n => DO[2]~reg0.ACLRRESET_n => DO[3]~reg0.ACLRRESET_n => DO[4]~reg0.ACLRRESET_n => DO[5]~reg0.ACLRRESET_n => DO[6]~reg0.ACLRRESET_n => DO[7]~reg0.ACLRRESET_n => MCycles[0].ACLRRESET_n => MCycles[1].ACLRRESET_n => MCycles[2].ACLRRESET_n => IStatus[0].ACLRRESET_n => IStatus[1].ACLRRESET_n => XY_State[0].ACLRRESET_n => XY_State[1].ACLRRESET_n => ISet[0].ACLRRESET_n => ISet[1].ACLRRESET_n => IR[0].ACLRRESET_n => IR[1].ACLRRESET_n => IR[2].ACLRRESET_n => IR[3].ACLRRESET_n => IR[4].ACLRRESET_n => IR[5].ACLRRESET_n => IR[6].ACLRRESET_n => IR[7].ACLRRESET_n => TmpAddr[0].ACLRRESET_n => TmpAddr[1].ACLRRESET_n => TmpAddr[2].ACLRRESET_n => TmpAddr[3].ACLRRESET_n => TmpAddr[4].ACLRRESET_n => TmpAddr[5].ACLRRESET_n => TmpAddr[6].ACLRRESET_n => TmpAddr[7].ACLRRESET_n => TmpAddr[8].ACLRRESET_n => TmpAddr[9].ACLRRESET_n => TmpAddr[10].ACLRRESET_n => TmpAddr[11].ACLRRESET_n => TmpAddr[12].ACLRRESET_n => TmpAddr[13].ACLRRESET_n => TmpAddr[14].ACLRRESET_n => TmpAddr[15].ACLRRESET_n => A[0]~reg0.ACLRRESET_n => A[1]~reg0.ACLRRESET_n => A[2]~reg0.ACLRRESET_n => A[3]~reg0.ACLRRESET_n => A[4]~reg0.ACLRRESET_n => A[5]~reg0.ACLRRESET_n => A[6]~reg0.ACLRRESET_n => A[7]~reg0.ACLRRESET_n => A[8]~reg0.ACLRRESET_n => A[9]~reg0.ACLRRESET_n => A[10]~reg0.ACLRRESET_n => A[11]~reg0.ACLRRESET_n => A[12]~reg0.ACLRRESET_n => A[13]~reg0.ACLRRESET_n => A[14]~reg0.ACLRRESET_n => A[15]~reg0.ACLRRESET_n => PC[0].ACLRRESET_n => PC[1].ACLRRESET_n => PC[2].ACLRRESET_n => PC[3].ACLRRESET_n => PC[4].ACLRRESET_n => PC[5].ACLRRESET_n => PC[6].ACLRRESET_n => PC[7].ACLRRESET_n => PC[8].ACLRRESET_n => PC[9].ACLRRESET_n => PC[10].ACLRRESET_n => PC[11].ACLRRESET_n => PC[12].ACLRRESET_n => PC[13].ACLRRESET_n => PC[14].ACLRRESET_n => PC[15].ACLRRESET_n => M1_n~reg0.PRESETRESET_n => Auto_Wait_t2.ACLRRESET_n => Auto_Wait_t1.ACLRRESET_n => No_BTR.ACLRRESET_n => IntE_FF2.ACLRRESET_n => IntE_FF1.ACLRRESET_n => IntCycle.ACLRRESET_n => NMICycle.ACLRRESET_n => BusAck.ACLRRESET_n => Halt_FF.ACLRRESET_n => Pre_XY_F_M[0].ACLRRESET_n => Pre_XY_F_M[1].ACLRRESET_n => Pre_XY_F_M[2].ACLRRESET_n => TState[0].ACLRRESET_n => TState[1].ACLRRESET_n => TState[2].ACLRRESET_n => MCycle[0].PRESETRESET_n => MCycle[1].ACLRRESET_n => MCycle[2].ACLRRESET_n => RFSH_n~reg0.PRESETRESET_n => NMI_s.ACLRRESET_n => INT_s.ACLRRESET_n => BusReq_s.ACLRRESET_n => OldNMI_n.ACLRCLK_n => T80_Reg:Regs.ClkCLK_n => M1_n~reg0.CLKCLK_n => Auto_Wait_t2.CLKCLK_n => Auto_Wait_t1.CLKCLK_n => No_BTR.CLKCLK_n => IntE_FF2.CLKCLK_n => IntE_FF1.CLKCLK_n => IntCycle.CLKCLK_n => NMICycle.CLKCLK_n => BusAck.CLKCLK_n => Halt_FF.CLKCLK_n => Pre_XY_F_M[0].CLKCLK_n => Pre_XY_F_M[1].CLKCLK_n => Pre_XY_F_M[2].CLKCLK_n => TState[0].CLKCLK_n => TState[1].CLKCLK_n => TState[2].CLKCLK_n => MCycle[0].CLKCLK_n => MCycle[1].CLKCLK_n => MCycle[2].CLKCLK_n => NMI_s.CLKCLK_n => INT_s.CLKCLK_n => BusReq_s.CLKCLK_n => OldNMI_n.CLKCLK_n => RFSH_n~reg0.CLKCLK_n => BusA[0].CLKCLK_n => BusA[1].CLKCLK_n => BusA[2].CLKCLK_n => BusA[3].CLKCLK_n => BusA[4].CLKCLK_n => BusA[5].CLKCLK_n => BusA[6].CLKCLK_n => BusA[7].CLKCLK_n => BusB[0].CLKCLK_n => BusB[1].CLKCLK_n => BusB[2].CLKCLK_n => BusB[3].CLKCLK_n => BusB[4].CLKCLK_n => BusB[5].CLKCLK_n => BusB[6].CLKCLK_n => BusB[7].CLKCLK_n => RegBusA_r[0].CLKCLK_n => RegBusA_r[1].CLKCLK_n => RegBusA_r[2].CLKCLK_n => RegBusA_r[3].CLKCLK_n => RegBusA_r[4].CLKCLK_n => RegBusA_r[5].CLKCLK_n => RegBusA_r[6].CLKCLK_n => RegBusA_r[7].CLKCLK_n => RegBusA_r[8].CLKCLK_n => RegBusA_r[9].CLKCLK_n => RegBusA_r[10].CLKCLK_n => RegBusA_r[11].CLKCLK_n => RegBusA_r[12].CLKCLK_n => RegBusA_r[13].CLKCLK_n => RegBusA_r[14].CLKCLK_n => RegBusA_r[15].CLKCLK_n => IncDecZ.CLKCLK_n => RegAddrC[0].CLKCLK_n => RegAddrC[1].CLKCLK_n => RegAddrC[2].CLKCLK_n => RegAddrB_r[0].CLKCLK_n => RegAddrB_r[1].CLKCLK_n => RegAddrB_r[2].CLKCLK_n => RegAddrA_r[0].CLKCLK_n => RegAddrA_r[1].CLKCLK_n => RegAddrA_r[2].CLKCLK_n => XY_Ind.CLKCLK_n => PreserveC_r.CLKCLK_n => Save_ALU_r.CLKCLK_n => ALU_Op_r[0].CLKCLK_n => ALU_Op_r[1].CLKCLK_n => ALU_Op_r[2].CLKCLK_n => ALU_Op_r[3].CLKCLK_n => Z16_r.CLKCLK_n => BTR_r.CLKCLK_n => Arith16_r.CLKCLK_n => Read_To_Reg_r[0].CLKCLK_n => Read_To_Reg_r[1].CLKCLK_n => Read_To_Reg_r[2].CLKCLK_n => Read_To_Reg_r[3].CLKCLK_n => Read_To_Reg_r[4].CLKCLK_n => Alternate.CLKCLK_n => SP[0].CLKCLK_n => SP[1].CLKCLK_n => SP[2].CLKCLK_n => SP[3].CLKCLK_n => SP[4].CLKCLK_n => SP[5].CLKCLK_n => SP[6].CLKCLK_n => SP[7].CLKCLK_n => SP[8].CLKCLK_n => SP[9].CLKCLK_n => SP[10].CLKCLK_n => SP[11].CLKCLK_n => SP[12].CLKCLK_n => SP[13].CLKCLK_n => SP[14].CLKCLK_n => SP[15].CLKCLK_n => R[0].CLKCLK_n => R[1].CLKCLK_n => R[2].CLKCLK_n => R[3].CLKCLK_n => R[4].CLKCLK_n => R[5].CLKCLK_n => R[6].CLKCLK_n => R[7].CLKCLK_n => I[0].CLKCLK_n => I[1].CLKCLK_n => I[2].CLKCLK_n => I[3].CLKCLK_n => I[4].CLKCLK_n => I[5].CLKCLK_n => I[6].CLKCLK_n => I[7].CLKCLK_n => Fp[0].CLKCLK_n => Fp[1].CLKCLK_n => Fp[2].CLKCLK_n => Fp[3].CLKCLK_n => Fp[4].CLKCLK_n => Fp[5].CLKCLK_n => Fp[6].CLKCLK_n => Fp[7].CLKCLK_n => Ap[0].CLKCLK_n => Ap[1].CLKCLK_n => Ap[2].CLKCLK_n => Ap[3].CLKCLK_n => Ap[4].CLKCLK_n => Ap[5].CLKCLK_n => Ap[6].CLKCLK_n => Ap[7].CLKCLK_n => F[0].CLKCLK_n => F[1].CLKCLK_n => F[2].CLKCLK_n => F[3].CLKCLK_n => F[4].CLKCLK_n => F[5].CLKCLK_n => F[6].CLKCLK_n => F[7].CLKCLK_n => ACC[0].CLKCLK_n => ACC[1].CLKCLK_n => ACC[2].CLKCLK_n => ACC[3].CLKCLK_n => ACC[4].CLKCLK_n => ACC[5].CLKCLK_n => ACC[6].CLKCLK_n => ACC[7].CLKCLK_n => DO[0]~reg0.CLKCLK_n => DO[1]~reg0.CLKCLK_n => DO[2]~reg0.CLKCLK_n => DO[3]~reg0.CLKCLK_n => DO[4]~reg0.CLKCLK_n => DO[5]~reg0.CLKCLK_n => DO[6]~reg0.CLKCLK_n => DO[7]~reg0.CLKCLK_n => MCycles[0].CLKCLK_n => MCycles[1].CLKCLK_n => MCycles[2].CLKCLK_n => IStatus[0].CLKCLK_n => IStatus[1].CLKCLK_n => XY_State[0].CLKCLK_n => XY_State[1].CLKCLK_n => ISet[0].CLKCLK_n => ISet[1].CLKCLK_n => IR[0].CLKCLK_n => IR[1].CLKCLK_n => IR[2].CLKCLK_n => IR[3].CLKCLK_n => IR[4].CLKCLK_n => IR[5].CLKCLK_n => IR[6].CLKCLK_n => IR[7].CLKCLK_n => TmpAddr[0].CLKCLK_n => TmpAddr[1].CLKCLK_n => TmpAddr[2].CLKCLK_n => TmpAddr[3].CLKCLK_n => TmpAddr[4].CLKCLK_n => TmpAddr[5].CLKCLK_n => TmpAddr[6].CLKCLK_n => TmpAddr[7].CLKCLK_n => TmpAddr[8].CLKCLK_n => TmpAddr[9].CLKCLK_n => TmpAddr[10].CLKCLK_n => TmpAddr[11].CLKCLK_n => TmpAddr[12].CLKCLK_n => TmpAddr[13].CLKCLK_n => TmpAddr[14].CLKCLK_n => TmpAddr[15].CLKCLK_n => A[0]~reg0.CLKCLK_n => A[1]~reg0.CLKCLK_n => A[2]~reg0.CLKCLK_n => A[3]~reg0.CLKCLK_n => A[4]~reg0.CLKCLK_n => A[5]~reg0.CLKCLK_n => A[6]~reg0.CLKCLK_n => A[7]~reg0.CLKCLK_n => A[8]~reg0.CLKCLK_n => A[9]~reg0.CLKCLK_n => A[10]~reg0.CLKCLK_n => A[11]~reg0.CLKCLK_n => A[12]~reg0.CLKCLK_n => A[13]~reg0.CLKCLK_n => A[14]~reg0.CLKCLK_n => A[15]~reg0.CLKCLK_n => PC[0].CLKCLK_n => PC[1].CLKCLK_n => PC[2].CLKCLK_n => PC[3].CLKCLK_n => PC[4].CLKCLK_n => PC[5].CLKCLK_n => PC[6].CLKCLK_n => PC[7].CLKCLK_n => PC[8].CLKCLK_n => PC[9].CLKCLK_n => PC[10].CLKCLK_n => PC[11].CLKCLK_n => PC[12].CLKCLK_n => PC[13].CLKCLK_n => PC[14].CLKCLK_n => PC[15].CLKCEN => ClkEn.IN1CEN => RFSH_n~reg0.ENACEN => OldNMI_n.ENACEN => BusReq_s.ENACEN => INT_s.ENACEN => M1_n~reg0.ENACEN => NMI_s.ENACEN => MCycle[2].ENACEN => MCycle[1].ENACEN => MCycle[0].ENACEN => TState[2].ENACEN => TState[1].ENACEN => TState[0].ENACEN => Pre_XY_F_M[2].ENACEN => Pre_XY_F_M[1].ENACEN => Pre_XY_F_M[0].ENACEN => Halt_FF.ENACEN => BusAck.ENACEN => NMICycle.ENACEN => IntCycle.ENACEN => IntE_FF1.ENACEN => IntE_FF2.ENACEN => No_BTR.ENACEN => Auto_Wait_t1.ENACEN => Auto_Wait_t2.ENAWAIT_n => process_2.IN1WAIT_n => process_5.IN1WAIT_n => process_7.IN1WAIT_n => process_7.IN1INT_n => INT_s.DATAINNMI_n => process_6.IN1NMI_n => OldNMI_n.DATAINBUSRQ_n => BusReq_s.DATAINM1_n <= M1_n~reg0.DB_MAX_OUTPUT_PORT_TYPEIORQ <= T80_MCode:mcode.IORQNoRead <= T80_MCode:mcode.NoReadWrite <= T80_MCode:mcode.WriteRFSH_n <= RFSH_n~reg0.DB_MAX_OUTPUT_PORT_TYPEHALT_n <= Halt_FF.DB_MAX_OUTPUT_PORT_TYPEBUSAK_n <= BusAck.DB_MAX_OUTPUT_PORT_TYPEA[0] <= A[0]~reg0.DB_MAX_OUTPUT_PORT_TYPEA[1] <= A[1]~reg0.DB_MAX_OUTPUT_PORT_TYPEA[2] <= A[2]~reg0.DB_MAX_OUTPUT_PORT_TYPEA[3] <= A[3]~reg0.DB_MAX_OUTPUT_PORT_TYPEA[4] <= A[4]~reg0.DB_MAX_OUTPUT_PORT_TYPEA[5] <= A[5]~reg0.DB_MAX_OUTPUT_PORT_TYPEA[6] <= A[6]~reg0.DB_MAX_OUTPUT_PORT_TYPEA[7] <= A[7]~reg0.DB_MAX_OUTPUT_PORT_TYPEA[8] <= A[8]~reg0.DB_MAX_OUTPUT_PORT_TYPEA[9] <= A[9]~reg0.DB_MAX_OUTPUT_PORT_TYPEA[10] <= A[10]~reg0.DB_MAX_OUTPUT_PORT_TYPEA[11] <= A[11]~reg0.DB_MAX_OUTPUT_PORT_TYPEA[12] <= A[12]~reg0.DB_MAX_OUTPUT_PORT_TYPEA[13] <= A[13]~reg0.DB_MAX_OUTPUT_PORT_TYPEA[14] <= A[14]~reg0.DB_MAX_OUTPUT_PORT_TYPEA[15] <= A[15]~reg0.DB_MAX_OUTPUT_PORT_TYPEDInst[0] => IR.DATAADInst[0] => IR.DATABDInst[1] => IR.DATAADInst[1] => IR.DATABDInst[2] => IR.DATAADInst[2] => IR.DATABDInst[3] => IR.DATAADInst[3] => IR.DATABDInst[4] => IR.DATAADInst[4] => IR.DATABDInst[5] => IR.DATAADInst[5] => IR.DATABDInst[6] => IR.DATAADInst[6] => IR.DATABDInst[7] => IR.DATAADInst[7] => IR.DATABDI[0] => Save_Mux.DATABDI[0] => A.DATAADI[0] => Mux15.IN7DI[0] => A.DATABDI[0] => PC.DATABDI[0] => Add2.IN32DI[0] => Add5.IN32DI[0] => TmpAddr.DATABDI[0] => TmpAddr.DATABDI[0] => F.IN0DI[0] => Mux91.IN15DI[0] => Mux99.IN10DI[0] => Equal18.IN7DI[1] => Save_Mux.DATABDI[1] => A.DATAADI[1] => Mux14.IN7DI[1] => A.DATABDI[1] => PC.DATABDI[1] => Add2.IN31DI[1] => Add5.IN31DI[1] => TmpAddr.DATABDI[1] => TmpAddr.DATABDI[1] => F.IN1DI[1] => Mux90.IN15DI[1] => Mux98.IN10DI[1] => Equal18.IN6DI[2] => Save_Mux.DATABDI[2] => A.DATAADI[2] => Mux13.IN7DI[2] => A.DATABDI[2] => PC.DATABDI[2] => Add2.IN30DI[2] => Add5.IN30DI[2] => TmpAddr.DATABDI[2] => TmpAddr.DATABDI[2] => F.IN1DI[2] => Mux89.IN15DI[2] => Mux97.IN10DI[2] => Equal18.IN5DI[3] => Save_Mux.DATABDI[3] => A.DATAADI[3] => Mux12.IN7DI[3] => A.DATABDI[3] => PC.DATABDI[3] => Add2.IN29DI[3] => Add5.IN29DI[3] => TmpAddr.DATABDI[3] => TmpAddr.DATABDI[3] => F.IN1DI[3] => Mux88.IN15DI[3] => Mux96.IN10DI[3] => Equal18.IN4DI[4] => Save_Mux.DATABDI[4] => A.DATAADI[4] => Mux11.IN7DI[4] => A.DATABDI[4] => PC.DATABDI[4] => Add2.IN28DI[4] => Add5.IN28DI[4] => TmpAddr.DATABDI[4] => TmpAddr.DATABDI[4] => F.IN1DI[4] => Mux87.IN15DI[4] => Mux95.IN10DI[4] => Equal18.IN3DI[5] => Save_Mux.DATABDI[5] => A.DATAADI[5] => Mux10.IN7DI[5] => A.DATABDI[5] => PC.DATABDI[5] => Add2.IN27DI[5] => Add5.IN27DI[5] => TmpAddr.DATABDI[5] => TmpAddr.DATABDI[5] => F.IN1DI[5] => Mux86.IN15DI[5] => Mux94.IN10DI[5] => Equal18.IN2DI[6] => Save_Mux.DATABDI[6] => A.DATAADI[6] => Mux9.IN7DI[6] => A.DATABDI[6] => PC.DATABDI[6] => Add2.IN26DI[6] => Add5.IN26DI[6] => TmpAddr.DATABDI[6] => TmpAddr.DATABDI[6] => F.IN1DI[6] => Mux85.IN15DI[6] => Mux93.IN10DI[6] => Equal18.IN1DI[7] => Save_Mux.DATABDI[7] => A.DATAADI[7] => Mux8.IN7DI[7] => A.DATABDI[7] => PC.DATABDI[7] => Add2.IN17DI[7] => Add2.IN18DI[7] => Add2.IN19DI[7] => Add2.IN20DI[7] => Add2.IN21DI[7] => Add2.IN22DI[7] => Add2.IN23DI[7] => Add2.IN24DI[7] => Add2.IN25DI[7] => Add5.IN17DI[7] => Add5.IN18DI[7] => Add5.IN19DI[7] => Add5.IN20DI[7] => Add5.IN21DI[7] => Add5.IN22DI[7] => Add5.IN23DI[7] => Add5.IN24DI[7] => Add5.IN25DI[7] => TmpAddr.DATABDI[7] => TmpAddr.DATABDI[7] => F.IN1DI[7] => F.DATABDI[7] => Mux84.IN15DI[7] => Mux92.IN10DI[7] => Equal18.IN0DO[0] <= DO[0]~reg0.DB_MAX_OUTPUT_PORT_TYPEDO[1] <= DO[1]~reg0.DB_MAX_OUTPUT_PORT_TYPEDO[2] <= DO[2]~reg0.DB_MAX_OUTPUT_PORT_TYPEDO[3] <= DO[3]~reg0.DB_MAX_OUTPUT_PORT_TYPEDO[4] <= DO[4]~reg0.DB_MAX_OUTPUT_PORT_TYPEDO[5] <= DO[5]~reg0.DB_MAX_OUTPUT_PORT_TYPEDO[6] <= DO[6]~reg0.DB_MAX_OUTPUT_PORT_TYPEDO[7] <= DO[7]~reg0.DB_MAX_OUTPUT_PORT_TYPEMC[0] <= MCycle[0].DB_MAX_OUTPUT_PORT_TYPEMC[1] <= MCycle[1].DB_MAX_OUTPUT_PORT_TYPEMC[2] <= MCycle[2].DB_MAX_OUTPUT_PORT_TYPETS[0] <= TState[0].DB_MAX_OUTPUT_PORT_TYPETS[1] <= TState[1].DB_MAX_OUTPUT_PORT_TYPETS[2] <= TState[2].DB_MAX_OUTPUT_PORT_TYPEIntCycle_n <= IntCycle.DB_MAX_OUTPUT_PORT_TYPEIntE <= IntE_FF1.DB_MAX_OUTPUT_PORT_TYPEStop <= T80_MCode:mcode.I_DJNZ|Z80SOC|T80se:z80_inst|T80:u0|T80_MCode:mcodeIR[0] => Mux5.IN7IR[0] => Mux28.IN7IR[0] => Set_BusB_To.DATABIR[0] => Mux61.IN263IR[0] => Mux62.IN263IR[0] => Mux63.IN263IR[0] => Mux64.IN158IR[0] => Mux64.IN159IR[0] => Mux64.IN160IR[0] => Mux64.IN161IR[0] => Mux64.IN162IR[0] => Mux64.IN163IR[0] => Mux64.IN164IR[0] => Mux64.IN165IR[0] => Mux64.IN166IR[0] => Mux64.IN167IR[0] => Mux64.IN168IR[0] => Mux64.IN169IR[0] => Mux64.IN170IR[0] => Mux64.IN171IR[0] => Mux64.IN172IR[0] => Mux64.IN173IR[0] => Mux64.IN174IR[0] => Mux64.IN175IR[0] => Mux64.IN176IR[0] => Mux64.IN177IR[0] => Mux64.IN178IR[0] => Mux64.IN179IR[0] => Mux64.IN180IR[0] => Mux64.IN181IR[0] => Mux64.IN182IR[0] => Mux64.IN183IR[0] => Mux64.IN184IR[0] => Mux64.IN185IR[0] => Mux64.IN186IR[0] => Mux64.IN187IR[0] => Mux64.IN188IR[0] => Mux64.IN189IR[0] => Mux64.IN190IR[0] => Mux64.IN191IR[0] => Mux64.IN192IR[0] => Mux64.IN193IR[0] => Mux64.IN194IR[0] => Mux64.IN195IR[0] => Mux64.IN196IR[0] => Mux64.IN197IR[0] => Mux64.IN198IR[0] => Mux64.IN199IR[0] => Mux64.IN200IR[0] => Mux64.IN201IR[0] => Mux64.IN202IR[0] => Mux64.IN203IR[0] => Mux64.IN204IR[0] => Mux64.IN205IR[0] => Mux64.IN206IR[0] => Mux64.IN207IR[0] => Mux64.IN208IR[0] => Mux64.IN209IR[0] => Mux64.IN210IR[0] => Mux64.IN211IR[0] => Mux64.IN212IR[0] => Mux64.IN213IR[0] => Mux64.IN214IR[0] => Mux64.IN215IR[0] => Mux64.IN216IR[0] => Mux64.IN217IR[0] => Mux64.IN218IR[0] => Mux64.IN219IR[0] => Mux64.IN220IR[0] => Mux64.IN221IR[0] => Mux64.IN222IR[0] => Mux64.IN223IR[0] => Mux64.IN224IR[0] => Mux64.IN225IR[0] => Mux64.IN226IR[0] => Mux64.IN227IR[0] => Mux64.IN228IR[0] => Mux64.IN229IR[0] => Mux64.IN230IR[0] => Mux64.IN231IR[0] => Mux64.IN232IR[0] => Mux64.IN233IR[0] => Mux64.IN234IR[0] => Mux64.IN235IR[0] => Mux64.IN236IR[0] => Mux64.IN237IR[0] => Mux64.IN238IR[0] => Mux64.IN239IR[0] => Mux64.IN240IR[0] => Mux64.IN241IR[0] => Mux64.IN242IR[0] => Mux64.IN243IR[0] => Mux64.IN244IR[0] => Mux64.IN245IR[0] => Mux64.IN246IR[0] => Mux64.IN247IR[0] => Mux64.IN248IR[0] => Mux64.IN249IR[0] => Mux64.IN250IR[0] => Mux64.IN251IR[0] => Mux64.IN252IR[0] => Mux64.IN253IR[0] => Mux64.IN254IR[0] => Mux64.IN255IR[0] => Mux64.IN256IR[0] => Mux64.IN257IR[0] => Mux64.IN258IR[0] => Mux64.IN259IR[0] => Mux64.IN260IR[0] => Mux64.IN261IR[0] => Mux64.IN262IR[0] => Mux64.IN263IR[0] => Mux65.IN263IR[0] => Mux66.IN69IR[0] => Mux67.IN263IR[0] => Mux68.IN263IR[0] => Mux69.IN263IR[0] => Mux70.IN263IR[0] => Mux71.IN263IR[0] => Mux72.IN262IR[0] => Mux73.IN263IR[0] => Mux74.IN263IR[0] => Mux75.IN263IR[0] => Mux76.IN263IR[0] => Mux77.IN263IR[0] => Mux78.IN263IR[0] => Mux79.IN263IR[0] => Mux80.IN263IR[0] => Mux81.IN263IR[0] => Mux82.IN263IR[0] => Mux83.IN263IR[0] => Mux84.IN263IR[0] => Mux85.IN263IR[0] => Mux86.IN263IR[0] => Mux87.IN263IR[0] => Mux88.IN263IR[0] => Mux89.IN263IR[0] => Mux90.IN263IR[0] => Mux91.IN263IR[0] => Mux92.IN263IR[0] => Mux93.IN263IR[0] => Mux94.IN263IR[0] => Mux95.IN263IR[0] => Mux96.IN263IR[0] => Mux97.IN263IR[0] => Mux98.IN263IR[0] => Mux99.IN263IR[0] => Mux100.IN263IR[0] => Mux101.IN263IR[0] => Mux102.IN263IR[0] => Mux103.IN263IR[0] => Mux104.IN263IR[0] => Mux105.IN263IR[0] => Mux106.IN263IR[0] => Mux107.IN263IR[0] => Mux108.IN69IR[0] => Mux109.IN263IR[0] => Mux110.IN263IR[0] => Mux111.IN263IR[0] => Mux112.IN263IR[0] => Mux113.IN36IR[0] => Mux114.IN263IR[0] => Mux115.IN263IR[0] => Mux116.IN263IR[0] => Mux119.IN36IR[0] => Mux120.IN36IR[0] => Mux121.IN36IR[0] => Mux122.IN36IR[0] => Mux123.IN36IR[0] => Mux124.IN10IR[0] => Mux125.IN36IR[0] => Mux126.IN36IR[0] => Mux127.IN36IR[0] => Mux128.IN36IR[0] => Mux129.IN36IR[0] => Mux130.IN36IR[0] => Mux197.IN69IR[0] => Mux198.IN134IR[0] => Mux199.IN134IR[0] => Mux200.IN263IR[0] => Mux201.IN263IR[0] => Mux202.IN263IR[0] => Mux203.IN134IR[0] => Mux204.IN36IR[0] => Mux205.IN134IR[0] => Mux206.IN69IR[0] => Mux207.IN69IR[0] => Mux208.IN263IR[0] => Mux209.IN69IR[0] => Mux210.IN263IR[0] => Mux211.IN69IR[0] => Mux212.IN263IR[0] => Mux213.IN69IR[0] => Mux214.IN263IR[0] => Mux215.IN263IR[0] => Mux216.IN263IR[0] => Mux217.IN69IR[0] => Mux218.IN134IR[0] => Mux219.IN263IR[0] => Mux220.IN263IR[0] => Mux221.IN69IR[0] => Mux222.IN263IR[0] => Mux223.IN69IR[0] => Mux224.IN69IR[0] => Mux225.IN69IR[0] => Mux226.IN69IR[0] => Mux227.IN263IR[0] => Mux228.IN263IR[0] => Mux229.IN263IR[0] => Mux230.IN263IR[0] => Mux231.IN69IR[0] => Mux232.IN263IR[0] => Mux233.IN263IR[0] => Mux234.IN69IR[0] => Mux235.IN69IR[0] => Mux236.IN36IR[0] => Mux237.IN134IR[0] => Mux238.IN263IR[0] => Mux239.IN263IR[0] => Mux240.IN263IR[0] => Mux241.IN36IR[0] => Mux242.IN69IR[0] => Mux243.IN36IR[0] => Mux244.IN69IR[0] => Mux248.IN3IR[0] => Mux253.IN3IR[0] => Set_BusB_To.DATABIR[0] => Equal5.IN7IR[0] => Equal7.IN3IR[1] => Mux4.IN7IR[1] => Mux27.IN7IR[1] => Set_BusB_To.DATABIR[1] => Mux61.IN262IR[1] => Mux62.IN262IR[1] => Mux63.IN157IR[1] => Mux63.IN158IR[1] => Mux63.IN159IR[1] => Mux63.IN160IR[1] => Mux63.IN161IR[1] => Mux63.IN162IR[1] => Mux63.IN163IR[1] => Mux63.IN164IR[1] => Mux63.IN165IR[1] => Mux63.IN166IR[1] => Mux63.IN167IR[1] => Mux63.IN168IR[1] => Mux63.IN169IR[1] => Mux63.IN170IR[1] => Mux63.IN171IR[1] => Mux63.IN172IR[1] => Mux63.IN173IR[1] => Mux63.IN174IR[1] => Mux63.IN175IR[1] => Mux63.IN176IR[1] => Mux63.IN177IR[1] => Mux63.IN178IR[1] => Mux63.IN179IR[1] => Mux63.IN180IR[1] => Mux63.IN181IR[1] => Mux63.IN182IR[1] => Mux63.IN183IR[1] => Mux63.IN184IR[1] => Mux63.IN185IR[1] => Mux63.IN186IR[1] => Mux63.IN187IR[1] => Mux63.IN188IR[1] => Mux63.IN189IR[1] => Mux63.IN190IR[1] => Mux63.IN191IR[1] => Mux63.IN192IR[1] => Mux63.IN193IR[1] => Mux63.IN194IR[1] => Mux63.IN195IR[1] => Mux63.IN196IR[1] => Mux63.IN197IR[1] => Mux63.IN198IR[1] => Mux63.IN199IR[1] => Mux63.IN200IR[1] => Mux63.IN201IR[1] => Mux63.IN202IR[1] => Mux63.IN203IR[1] => Mux63.IN204IR[1] => Mux63.IN205IR[1] => Mux63.IN206IR[1] => Mux63.IN207IR[1] => Mux63.IN208IR[1] => Mux63.IN209IR[1] => Mux63.IN210IR[1] => Mux63.IN211IR[1] => Mux63.IN212IR[1] => Mux63.IN213IR[1] => Mux63.IN214IR[1] => Mux63.IN215IR[1] => Mux63.IN216IR[1] => Mux63.IN217IR[1] => Mux63.IN218IR[1] => Mux63.IN219IR[1] => Mux63.IN220IR[1] => Mux63.IN221IR[1] => Mux63.IN222IR[1] => Mux63.IN223IR[1] => Mux63.IN224IR[1] => Mux63.IN225IR[1] => Mux63.IN226IR[1] => Mux63.IN227IR[1] => Mux63.IN228IR[1] => Mux63.IN229IR[1] => Mux63.IN230IR[1] => Mux63.IN231IR[1] => Mux63.IN232IR[1] => Mux63.IN233IR[1] => Mux63.IN234IR[1] => Mux63.IN235IR[1] => Mux63.IN236IR[1] => Mux63.IN237IR[1] => Mux63.IN238IR[1] => Mux63.IN239IR[1] => Mux63.IN240IR[1] => Mux63.IN241IR[1] => Mux63.IN242IR[1] => Mux63.IN243IR[1] => Mux63.IN244IR[1] => Mux63.IN245IR[1] => Mux63.IN246IR[1] => Mux63.IN247IR[1] => Mux63.IN248IR[1] => Mux63.IN249IR[1] => Mux63.IN250IR[1] => Mux63.IN251IR[1] => Mux63.IN252IR[1] => Mux63.IN253IR[1] => Mux63.IN254IR[1] => Mux63.IN255IR[1] => Mux63.IN256IR[1] => Mux63.IN257IR[1] => Mux63.IN258IR[1] => Mux63.IN259IR[1] => Mux63.IN260IR[1] => Mux63.IN261IR[1] => Mux63.IN262IR[1] => Mux64.IN157IR[1] => Mux65.IN262IR[1] => Mux66.IN68IR[1] => Mux67.IN262IR[1] => Mux68.IN262IR[1] => Mux69.IN262IR[1] => Mux70.IN262IR[1] => Mux71.IN262IR[1] => Mux72.IN261IR[1] => Mux73.IN262IR[1] => Mux74.IN262IR[1] => Mux75.IN262IR[1] => Mux76.IN262IR[1] => Mux77.IN262IR[1] => Mux78.IN262IR[1] => Mux79.IN262IR[1] => Mux80.IN262IR[1] => Mux81.IN262IR[1] => Mux82.IN262IR[1] => Mux83.IN262IR[1] => Mux84.IN262IR[1] => Mux85.IN262IR[1] => Mux86.IN262IR[1] => Mux87.IN262IR[1] => Mux88.IN262IR[1] => Mux89.IN262IR[1] => Mux90.IN262IR[1] => Mux91.IN262IR[1] => Mux92.IN262IR[1] => Mux93.IN262IR[1] => Mux94.IN262IR[1] => Mux95.IN262IR[1] => Mux96.IN262IR[1] => Mux97.IN262IR[1] => Mux98.IN262IR[1] => Mux99.IN262IR[1] => Mux100.IN262IR[1] => Mux101.IN262IR[1] => Mux102.IN262IR[1] => Mux103.IN262IR[1] => Mux104.IN262IR[1] => Mux105.IN262IR[1] => Mux106.IN262IR[1] => Mux107.IN262IR[1] => Mux108.IN68IR[1] => Mux109.IN262IR[1] => Mux110.IN262IR[1] => Mux111.IN262IR[1] => Mux112.IN262IR[1] => Mux113.IN35IR[1] => Mux114.IN262IR[1] => Mux115.IN262IR[1] => Mux116.IN262IR[1] => Mux119.IN35IR[1] => Mux120.IN35IR[1] => Mux121.IN35IR[1] => Mux122.IN35IR[1] => Mux123.IN35IR[1] => Mux124.IN9IR[1] => Mux125.IN35IR[1] => Mux126.IN35IR[1] => Mux127.IN35IR[1] => Mux128.IN35IR[1] => Mux129.IN35IR[1] => Mux130.IN35IR[1] => Mux197.IN68IR[1] => Mux198.IN133IR[1] => Mux199.IN133IR[1] => Mux200.IN262IR[1] => Mux201.IN262IR[1] => Mux202.IN262IR[1] => Mux203.IN133IR[1] => Mux204.IN35IR[1] => Mux205.IN133IR[1] => Mux206.IN68IR[1] => Mux207.IN68IR[1] => Mux208.IN262IR[1] => Mux209.IN68IR[1] => Mux210.IN262IR[1] => Mux211.IN68IR[1] => Mux212.IN262IR[1] => Mux213.IN68IR[1] => Mux214.IN262IR[1] => Mux215.IN262IR[1] => Mux216.IN262IR[1] => Mux217.IN68IR[1] => Mux218.IN133IR[1] => Mux219.IN262IR[1] => Mux220.IN262IR[1] => Mux221.IN68IR[1] => Mux222.IN262IR[1] => Mux223.IN68IR[1] => Mux224.IN68IR[1] => Mux225.IN68IR[1] => Mux226.IN68IR[1] => Mux227.IN262IR[1] => Mux228.IN262IR[1] => Mux229.IN262IR[1] => Mux230.IN262IR[1] => Mux231.IN68IR[1] => Mux232.IN262IR[1] => Mux233.IN262IR[1] => Mux234.IN68IR[1] => Mux235.IN68IR[1] => Mux236.IN35IR[1] => Mux237.IN133IR[1] => Mux238.IN262IR[1] => Mux239.IN262IR[1] => Mux240.IN262IR[1] => Mux241.IN35IR[1] => Mux242.IN68IR[1] => Mux243.IN35IR[1] => Mux244.IN68IR[1] => Mux247.IN3IR[1] => Mux252.IN3IR[1] => Set_BusB_To.DATABIR[1] => Equal5.IN6IR[1] => Equal7.IN7IR[2] => Mux3.IN7IR[2] => Mux26.IN7IR[2] => Set_BusB_To.DATABIR[2] => Mux61.IN261IR[2] => Mux62.IN156IR[2] => Mux62.IN157IR[2] => Mux62.IN158IR[2] => Mux62.IN159IR[2] => Mux62.IN160IR[2] => Mux62.IN161IR[2] => Mux62.IN162IR[2] => Mux62.IN163IR[2] => Mux62.IN164IR[2] => Mux62.IN165IR[2] => Mux62.IN166IR[2] => Mux62.IN167IR[2] => Mux62.IN168IR[2] => Mux62.IN169IR[2] => Mux62.IN170IR[2] => Mux62.IN171IR[2] => Mux62.IN172IR[2] => Mux62.IN173IR[2] => Mux62.IN174IR[2] => Mux62.IN175IR[2] => Mux62.IN176IR[2] => Mux62.IN177IR[2] => Mux62.IN178IR[2] => Mux62.IN179IR[2] => Mux62.IN180IR[2] => Mux62.IN181IR[2] => Mux62.IN182IR[2] => Mux62.IN183IR[2] => Mux62.IN184IR[2] => Mux62.IN185IR[2] => Mux62.IN186IR[2] => Mux62.IN187IR[2] => Mux62.IN188IR[2] => Mux62.IN189IR[2] => Mux62.IN190IR[2] => Mux62.IN191IR[2] => Mux62.IN192IR[2] => Mux62.IN193IR[2] => Mux62.IN194IR[2] => Mux62.IN195IR[2] => Mux62.IN196IR[2] => Mux62.IN197IR[2] => Mux62.IN198IR[2] => Mux62.IN199IR[2] => Mux62.IN200IR[2] => Mux62.IN201IR[2] => Mux62.IN202IR[2] => Mux62.IN203IR[2] => Mux62.IN204IR[2] => Mux62.IN205IR[2] => Mux62.IN206IR[2] => Mux62.IN207IR[2] => Mux62.IN208IR[2] => Mux62.IN209IR[2] => Mux62.IN210IR[2] => Mux62.IN211IR[2] => Mux62.IN212IR[2] => Mux62.IN213IR[2] => Mux62.IN214IR[2] => Mux62.IN215IR[2] => Mux62.IN216IR[2] => Mux62.IN217IR[2] => Mux62.IN218IR[2] => Mux62.IN219IR[2] => Mux62.IN220IR[2] => Mux62.IN221IR[2] => Mux62.IN222IR[2] => Mux62.IN223IR[2] => Mux62.IN224IR[2] => Mux62.IN225IR[2] => Mux62.IN226IR[2] => Mux62.IN227IR[2] => Mux62.IN228IR[2] => Mux62.IN229IR[2] => Mux62.IN230IR[2] => Mux62.IN231IR[2] => Mux62.IN232IR[2] => Mux62.IN233IR[2] => Mux62.IN234IR[2] => Mux62.IN235IR[2] => Mux62.IN236IR[2] => Mux62.IN237IR[2] => Mux62.IN238IR[2] => Mux62.IN239IR[2] => Mux62.IN240IR[2] => Mux62.IN241IR[2] => Mux62.IN242IR[2] => Mux62.IN243IR[2] => Mux62.IN244IR[2] => Mux62.IN245IR[2] => Mux62.IN246IR[2] => Mux62.IN247IR[2] => Mux62.IN248IR[2] => Mux62.IN249IR[2] => Mux62.IN250IR[2] => Mux62.IN251IR[2] => Mux62.IN252IR[2] => Mux62.IN253IR[2] => Mux62.IN254IR[2] => Mux62.IN255IR[2] => Mux62.IN256IR[2] => Mux62.IN257IR[2] => Mux62.IN258IR[2] => Mux62.IN259IR[2] => Mux62.IN260IR[2] => Mux62.IN261IR[2] => Mux63.IN156IR[2] => Mux64.IN156IR[2] => Mux65.IN261IR[2] => Mux66.IN67IR[2] => Mux67.IN261IR[2] => Mux68.IN261IR[2] => Mux69.IN261IR[2] => Mux70.IN261IR[2] => Mux71.IN261IR[2] => Mux72.IN260IR[2] => Mux73.IN261IR[2] => Mux74.IN261IR[2] => Mux75.IN261IR[2] => Mux76.IN261IR[2] => Mux77.IN261IR[2] => Mux78.IN261IR[2] => Mux79.IN261IR[2] => Mux80.IN261IR[2] => Mux81.IN261IR[2] => Mux82.IN261IR[2] => Mux83.IN261IR[2] => Mux84.IN261IR[2] => Mux85.IN261IR[2] => Mux86.IN261IR[2] => Mux87.IN261IR[2] => Mux88.IN261IR[2] => Mux89.IN261IR[2] => Mux90.IN261IR[2] => Mux91.IN261IR[2] => Mux92.IN261IR[2] => Mux93.IN261IR[2] => Mux94.IN261IR[2] => Mux95.IN261IR[2] => Mux96.IN261IR[2] => Mux97.IN261IR[2] => Mux98.IN261IR[2] => Mux99.IN261IR[2] => Mux100.IN261IR[2] => Mux101.IN261IR[2] => Mux102.IN261IR[2] => Mux103.IN261IR[2] => Mux104.IN261IR[2] => Mux105.IN261IR[2] => Mux106.IN261IR[2] => Mux107.IN261IR[2] => Mux108.IN67IR[2] => Mux109.IN261IR[2] => Mux110.IN261IR[2] => Mux111.IN261IR[2] => Mux112.IN261IR[2] => Mux113.IN34IR[2] => Mux114.IN261IR[2] => Mux115.IN261IR[2] => Mux116.IN261IR[2] => Mux119.IN34IR[2] => Mux120.IN34IR[2] => Mux121.IN34IR[2] => Mux122.IN34IR[2] => Mux123.IN34IR[2] => Mux124.IN8IR[2] => Mux125.IN34IR[2] => Mux126.IN34IR[2] => Mux127.IN34IR[2] => Mux128.IN34IR[2] => Mux129.IN34IR[2] => Mux130.IN34IR[2] => Mux197.IN67IR[2] => Mux198.IN132IR[2] => Mux199.IN132IR[2] => Mux200.IN261IR[2] => Mux201.IN261IR[2] => Mux202.IN261IR[2] => Mux203.IN132IR[2] => Mux204.IN34IR[2] => Mux205.IN132IR[2] => Mux206.IN67IR[2] => Mux207.IN67IR[2] => Mux208.IN261IR[2] => Mux209.IN67IR[2] => Mux210.IN261IR[2] => Mux211.IN67IR[2] => Mux212.IN261IR[2] => Mux213.IN67IR[2] => Mux214.IN261IR[2] => Mux215.IN261IR[2] => Mux216.IN261IR[2] => Mux217.IN67IR[2] => Mux218.IN132IR[2] => Mux219.IN261IR[2] => Mux220.IN261IR[2] => Mux221.IN67IR[2] => Mux222.IN261IR[2] => Mux223.IN67IR[2] => Mux224.IN67IR[2] => Mux225.IN67IR[2] => Mux226.IN67IR[2] => Mux227.IN261IR[2] => Mux228.IN261IR[2] => Mux229.IN261IR[2] => Mux230.IN261IR[2] => Mux231.IN67IR[2] => Mux232.IN261IR[2] => Mux233.IN261IR[2] => Mux234.IN67IR[2] => Mux235.IN67IR[2] => Mux236.IN34IR[2] => Mux237.IN132IR[2] => Mux238.IN261IR[2] => Mux239.IN261IR[2] => Mux240.IN261IR[2] => Mux241.IN34IR[2] => Mux242.IN67IR[2] => Mux243.IN34IR[2] => Mux244.IN67IR[2] => Mux246.IN3IR[2] => Mux251.IN3IR[2] => Set_BusB_To.DATABIR[2] => Equal5.IN2IR[2] => Equal7.IN6IR[3] => Mux2.IN7IR[3] => Mux34.IN2IR[3] => Mux34.IN3IR[3] => Mux34.IN4IR[3] => Mux34.IN5IR[3] => Mux34.IN6IR[3] => Mux34.IN7IR[3] => Mux45.IN6IR[3] => Mux61.IN260IR[3] => Mux62.IN155IR[3] => Mux63.IN155IR[3] => Mux64.IN155IR[3] => Mux65.IN260IR[3] => Mux66.IN66IR[3] => Mux67.IN260IR[3] => Mux68.IN260IR[3] => Mux69.IN197IR[3] => Mux69.IN198IR[3] => Mux69.IN199IR[3] => Mux69.IN200IR[3] => Mux69.IN201IR[3] => Mux69.IN202IR[3] => Mux69.IN203IR[3] => Mux69.IN204IR[3] => Mux69.IN205IR[3] => Mux69.IN206IR[3] => Mux69.IN207IR[3] => Mux69.IN208IR[3] => Mux69.IN209IR[3] => Mux69.IN210IR[3] => Mux69.IN211IR[3] => Mux69.IN212IR[3] => Mux69.IN213IR[3] => Mux69.IN214IR[3] => Mux69.IN215IR[3] => Mux69.IN216IR[3] => Mux69.IN217IR[3] => Mux69.IN218IR[3] => Mux69.IN219IR[3] => Mux69.IN220IR[3] => Mux69.IN221IR[3] => Mux69.IN222IR[3] => Mux69.IN223IR[3] => Mux69.IN224IR[3] => Mux69.IN225IR[3] => Mux69.IN226IR[3] => Mux69.IN227IR[3] => Mux69.IN228IR[3] => Mux69.IN229IR[3] => Mux69.IN230IR[3] => Mux69.IN231IR[3] => Mux69.IN232IR[3] => Mux69.IN233IR[3] => Mux69.IN234IR[3] => Mux69.IN235IR[3] => Mux69.IN236IR[3] => Mux69.IN237IR[3] => Mux69.IN238IR[3] => Mux69.IN239IR[3] => Mux69.IN240IR[3] => Mux69.IN241IR[3] => Mux69.IN242IR[3] => Mux69.IN243IR[3] => Mux69.IN244IR[3] => Mux69.IN245IR[3] => Mux69.IN246IR[3] => Mux69.IN247IR[3] => Mux69.IN248IR[3] => Mux69.IN249IR[3] => Mux69.IN250IR[3] => Mux69.IN251IR[3] => Mux69.IN252IR[3] => Mux69.IN253IR[3] => Mux69.IN254IR[3] => Mux69.IN255IR[3] => Mux69.IN256IR[3] => Mux69.IN257IR[3] => Mux69.IN258IR[3] => Mux69.IN259IR[3] => Mux69.IN260IR[3] => Mux70.IN260IR[3] => Mux71.IN260IR[3] => Mux72.IN259IR[3] => Mux73.IN260IR[3] => Mux74.IN260IR[3] => Mux75.IN260IR[3] => Mux76.IN260IR[3] => Mux77.IN260IR[3] => Mux78.IN260IR[3] => Mux79.IN260IR[3] => Mux80.IN260IR[3] => Mux81.IN260IR[3] => Mux82.IN260IR[3] => Mux83.IN260IR[3] => Mux84.IN260IR[3] => Mux85.IN260IR[3] => Mux86.IN260IR[3] => Mux87.IN260IR[3] => Mux88.IN260IR[3] => Mux89.IN260IR[3] => Mux90.IN260IR[3] => Mux91.IN260IR[3] => Mux92.IN260IR[3] => Mux93.IN260IR[3] => Mux94.IN260IR[3] => Mux95.IN260IR[3] => Mux96.IN260IR[3] => Mux97.IN260IR[3] => Mux98.IN260IR[3] => Mux99.IN30IR[3] => Mux99.IN31IR[3] => Mux99.IN32IR[3] => Mux99.IN33IR[3] => Mux99.IN34IR[3] => Mux99.IN35IR[3] => Mux99.IN36IR[3] => Mux99.IN37IR[3] => Mux99.IN38IR[3] => Mux99.IN39IR[3] => Mux99.IN40IR[3] => Mux99.IN41IR[3] => Mux99.IN42IR[3] => Mux99.IN43IR[3] => Mux99.IN44IR[3] => Mux99.IN45IR[3] => Mux99.IN46IR[3] => Mux99.IN47IR[3] => Mux99.IN48IR[3] => Mux99.IN49IR[3] => Mux99.IN50IR[3] => Mux99.IN51IR[3] => Mux99.IN52IR[3] => Mux99.IN53IR[3] => Mux99.IN54IR[3] => Mux99.IN55IR[3] => Mux99.IN56IR[3] => Mux99.IN57IR[3] => Mux99.IN58IR[3] => Mux99.IN59IR[3] => Mux99.IN60IR[3] => Mux99.IN61IR[3] => Mux99.IN62IR[3] => Mux99.IN63IR[3] => Mux99.IN64IR[3] => Mux99.IN65IR[3] => Mux99.IN66IR[3] => Mux99.IN67IR[3] => Mux99.IN68IR[3] => Mux99.IN69IR[3] => Mux99.IN70IR[3] => Mux99.IN71IR[3] => Mux99.IN72IR[3] => Mux99.IN73IR[3] => Mux99.IN74IR[3] => Mux99.IN75IR[3] => Mux99.IN76IR[3] => Mux99.IN77IR[3] => Mux99.IN78IR[3] => Mux99.IN79IR[3] => Mux99.IN80IR[3] => Mux99.IN81IR[3] => Mux99.IN82IR[3] => Mux99.IN83IR[3] => Mux99.IN84IR[3] => Mux99.IN85IR[3] => Mux99.IN86IR[3] => Mux99.IN87IR[3] => Mux99.IN88IR[3] => Mux99.IN89IR[3] => Mux99.IN90IR[3] => Mux99.IN91IR[3] => Mux99.IN92IR[3] => Mux99.IN93IR[3] => Mux99.IN94IR[3] => Mux99.IN95IR[3] => Mux99.IN96IR[3] => Mux99.IN97IR[3] => Mux99.IN98IR[3] => Mux99.IN99IR[3] => Mux99.IN100IR[3] => Mux99.IN101IR[3] => Mux99.IN102IR[3] => Mux99.IN103IR[3] => Mux99.IN104IR[3] => Mux99.IN105IR[3] => Mux99.IN106IR[3] => Mux99.IN107IR[3] => Mux99.IN108IR[3] => Mux99.IN109IR[3] => Mux99.IN110IR[3] => Mux99.IN111IR[3] => Mux99.IN112IR[3] => Mux99.IN113IR[3] => Mux99.IN114IR[3] => Mux99.IN115IR[3] => Mux99.IN116IR[3] => Mux99.IN117IR[3] => Mux99.IN118IR[3] => Mux99.IN119IR[3] => Mux99.IN120IR[3] => Mux99.IN121IR[3] => Mux99.IN122IR[3] => Mux99.IN123IR[3] => Mux99.IN124IR[3] => Mux99.IN125IR[3] => Mux99.IN126IR[3] => Mux99.IN127IR[3] => Mux99.IN128IR[3] => Mux99.IN129IR[3] => Mux99.IN130IR[3] => Mux99.IN131IR[3] => Mux99.IN132IR[3] => Mux99.IN133IR[3] => Mux99.IN134IR[3] => Mux99.IN135IR[3] => Mux99.IN136IR[3] => Mux99.IN137IR[3] => Mux99.IN138IR[3] => Mux99.IN139IR[3] => Mux99.IN140IR[3] => Mux99.IN141IR[3] => Mux99.IN142IR[3] => Mux99.IN143IR[3] => Mux99.IN144IR[3] => Mux99.IN145IR[3] => Mux99.IN146IR[3] => Mux99.IN147IR[3] => Mux99.IN148IR[3] => Mux99.IN149IR[3] => Mux99.IN150IR[3] => Mux99.IN151IR[3] => Mux99.IN152IR[3] => Mux99.IN153IR[3] => Mux99.IN154IR[3] => Mux99.IN155IR[3] => Mux99.IN156IR[3] => Mux99.IN157IR[3] => Mux99.IN158IR[3] => Mux99.IN159IR[3] => Mux99.IN160IR[3] => Mux99.IN161IR[3] => Mux99.IN162IR[3] => Mux99.IN163IR[3] => Mux99.IN164IR[3] => Mux99.IN165IR[3] => Mux99.IN166IR[3] => Mux99.IN167IR[3] => Mux99.IN168IR[3] => Mux99.IN169IR[3] => Mux99.IN170IR[3] => Mux99.IN171IR[3] => Mux99.IN172IR[3] => Mux99.IN173IR[3] => Mux99.IN174IR[3] => Mux99.IN175IR[3] => Mux99.IN176IR[3] => Mux99.IN177IR[3] => Mux99.IN178IR[3] => Mux99.IN179IR[3] => Mux99.IN180IR[3] => Mux99.IN181IR[3] => Mux99.IN182IR[3] => Mux99.IN183IR[3] => Mux99.IN184IR[3] => Mux99.IN185IR[3] => Mux99.IN186IR[3] => Mux99.IN187IR[3] => Mux99.IN188IR[3] => Mux99.IN189IR[3] => Mux99.IN190IR[3] => Mux99.IN191IR[3] => Mux99.IN192IR[3] => Mux99.IN193IR[3] => Mux99.IN194IR[3] => Mux99.IN195IR[3] => Mux99.IN196IR[3] => Mux99.IN197IR[3] => Mux99.IN198IR[3] => Mux99.IN199IR[3] => Mux99.IN200IR[3] => Mux99.IN201IR[3] => Mux99.IN202IR[3] => Mux99.IN203IR[3] => Mux99.IN204IR[3] => Mux99.IN205IR[3] => Mux99.IN206IR[3] => Mux99.IN207IR[3] => Mux99.IN208IR[3] => Mux99.IN209IR[3] => Mux99.IN210IR[3] => Mux99.IN211IR[3] => Mux99.IN212IR[3] => Mux99.IN213IR[3] => Mux99.IN214IR[3] => Mux99.IN215IR[3] => Mux99.IN216IR[3] => Mux99.IN217IR[3] => Mux99.IN218IR[3] => Mux99.IN219IR[3] => Mux99.IN220IR[3] => Mux99.IN221IR[3] => Mux99.IN222IR[3] => Mux99.IN223IR[3] => Mux99.IN224IR[3] => Mux99.IN225IR[3] => Mux99.IN226IR[3] => Mux99.IN227IR[3] => Mux99.IN228IR[3] => Mux99.IN229IR[3] => Mux99.IN230IR[3] => Mux99.IN231IR[3] => Mux99.IN232IR[3] => Mux99.IN233IR[3] => Mux99.IN234IR[3] => Mux99.IN235IR[3] => Mux99.IN236IR[3] => Mux99.IN237IR[3] => Mux99.IN238IR[3] => Mux99.IN239IR[3] => Mux99.IN240IR[3] => Mux99.IN241IR[3] => Mux99.IN242IR[3] => Mux99.IN243IR[3] => Mux99.IN244IR[3] => Mux99.IN245IR[3] => Mux99.IN246IR[3] => Mux99.IN247IR[3] => Mux99.IN248IR[3] => Mux99.IN249IR[3] => Mux99.IN250IR[3] => Mux99.IN251IR[3] => Mux99.IN252IR[3] => Mux99.IN253IR[3] => Mux99.IN254IR[3] => Mux99.IN255IR[3] => Mux99.IN256IR[3] => Mux99.IN257IR[3] => Mux99.IN258IR[3] => Mux99.IN259IR[3] => Mux99.IN260IR[3] => Mux100.IN260IR[3] => Mux101.IN260IR[3] => Mux102.IN260IR[3] => Mux103.IN260IR[3] => Mux104.IN260IR[3] => Mux105.IN260IR[3] => Mux106.IN260IR[3] => Mux107.IN260IR[3] => Mux108.IN66IR[3] => Mux109.IN260IR[3] => Mux110.IN260IR[3] => Mux111.IN260IR[3] => Mux112.IN260IR[3] => Mux114.IN260IR[3] => Mux115.IN260IR[3] => Mux116.IN260IR[3] => ALU_Op.DATAAIR[3] => ALU_Op.DATAAIR[3] => Mux141.IN6IR[3] => Mux141.IN7IR[3] => Mux145.IN1IR[3] => Mux145.IN2IR[3] => Mux145.IN3IR[3] => Mux145.IN4IR[3] => Mux145.IN5IR[3] => Mux145.IN6IR[3] => Mux145.IN7IR[3] => Mux147.IN7IR[3] => Mux150.IN1IR[3] => Mux150.IN2IR[3] => Mux150.IN3IR[3] => Mux150.IN4IR[3] => Mux150.IN5IR[3] => Mux150.IN6IR[3] => Mux150.IN7IR[3] => Mux158.IN1IR[3] => Mux158.IN2IR[3] => Mux158.IN3IR[3] => Mux170.IN1IR[3] => Mux170.IN2IR[3] => Mux170.IN3IR[3] => Mux170.IN4IR[3] => Mux170.IN5IR[3] => Mux170.IN6IR[3] => Mux170.IN7IR[3] => Mux175.IN1IR[3] => Mux175.IN2IR[3] => Mux175.IN3IR[3] => Mux175.IN4IR[3] => Mux175.IN5IR[3] => Mux175.IN6IR[3] => Mux175.IN7IR[3] => Set_BusA_To.DATABIR[3] => Mux183.IN7IR[3] => Mux194.IN1IR[3] => Mux194.IN2IR[3] => Mux194.IN3IR[3] => Mux194.IN4IR[3] => Mux194.IN5IR[3] => Mux194.IN6IR[3] => Mux194.IN7IR[3] => Mux195.IN7IR[3] => Mux199.IN131IR[3] => Mux200.IN260IR[3] => Mux201.IN260IR[3] => Mux202.IN260IR[3] => Mux206.IN66IR[3] => Mux207.IN66IR[3] => Mux208.IN260IR[3] => Mux210.IN260IR[3] => Mux211.IN66IR[3] => Mux212.IN260IR[3] => Mux213.IN66IR[3] => Mux214.IN260IR[3] => Mux215.IN260IR[3] => Mux216.IN260IR[3] => Mux217.IN66IR[3] => Mux218.IN131IR[3] => Mux219.IN260IR[3] => Mux220.IN260IR[3] => Mux221.IN66IR[3] => Mux222.IN260IR[3] => Mux227.IN260IR[3] => Mux228.IN260IR[3] => Mux229.IN260IR[3] => Mux230.IN38IR[3] => Mux230.IN39IR[3] => Mux230.IN40IR[3] => Mux230.IN41IR[3] => Mux230.IN42IR[3] => Mux230.IN43IR[3] => Mux230.IN44IR[3] => Mux230.IN45IR[3] => Mux230.IN46IR[3] => Mux230.IN47IR[3] => Mux230.IN48IR[3] => Mux230.IN49IR[3] => Mux230.IN50IR[3] => Mux230.IN51IR[3] => Mux230.IN52IR[3] => Mux230.IN53IR[3] => Mux230.IN54IR[3] => Mux230.IN55IR[3] => Mux230.IN56IR[3] => Mux230.IN57IR[3] => Mux230.IN58IR[3] => Mux230.IN59IR[3] => Mux230.IN60IR[3] => Mux230.IN61IR[3] => Mux230.IN62IR[3] => Mux230.IN63IR[3] => Mux230.IN64IR[3] => Mux230.IN65IR[3] => Mux230.IN66IR[3] => Mux230.IN67IR[3] => Mux230.IN68IR[3] => Mux230.IN69IR[3] => Mux230.IN70IR[3] => Mux230.IN71IR[3] => Mux230.IN72IR[3] => Mux230.IN73IR[3] => Mux230.IN74IR[3] => Mux230.IN75IR[3] => Mux230.IN76IR[3] => Mux230.IN77IR[3] => Mux230.IN78IR[3] => Mux230.IN79IR[3] => Mux230.IN80IR[3] => Mux230.IN81IR[3] => Mux230.IN82IR[3] => Mux230.IN83IR[3] => Mux230.IN84IR[3] => Mux230.IN85IR[3] => Mux230.IN86IR[3] => Mux230.IN87IR[3] => Mux230.IN88IR[3] => Mux230.IN89IR[3] => Mux230.IN90IR[3] => Mux230.IN91IR[3] => Mux230.IN92IR[3] => Mux230.IN93IR[3] => Mux230.IN94IR[3] => Mux230.IN95IR[3] => Mux230.IN96IR[3] => Mux230.IN97IR[3] => Mux230.IN98IR[3] => Mux230.IN99IR[3] => Mux230.IN100IR[3] => Mux230.IN101IR[3] => Mux230.IN102IR[3] => Mux230.IN103IR[3] => Mux230.IN104IR[3] => Mux230.IN105IR[3] => Mux230.IN106IR[3] => Mux230.IN107IR[3] => Mux230.IN108IR[3] => Mux230.IN109IR[3] => Mux230.IN110IR[3] => Mux230.IN111IR[3] => Mux230.IN112IR[3] => Mux230.IN113IR[3] => Mux230.IN114IR[3] => Mux230.IN115IR[3] => Mux230.IN116IR[3] => Mux230.IN117IR[3] => Mux230.IN118IR[3] => Mux230.IN119IR[3] => Mux230.IN120IR[3] => Mux230.IN121IR[3] => Mux230.IN122IR[3] => Mux230.IN123IR[3] => Mux230.IN124IR[3] => Mux230.IN125IR[3] => Mux230.IN126IR[3] => Mux230.IN127IR[3] => Mux230.IN128IR[3] => Mux230.IN129IR[3] => Mux230.IN130IR[3] => Mux230.IN131IR[3] => Mux230.IN132IR[3] => Mux230.IN133IR[3] => Mux230.IN134IR[3] => Mux230.IN135IR[3] => Mux230.IN136IR[3] => Mux230.IN137IR[3] => Mux230.IN138IR[3] => Mux230.IN139IR[3] => Mux230.IN140IR[3] => Mux230.IN141IR[3] => Mux230.IN142IR[3] => Mux230.IN143IR[3] => Mux230.IN144IR[3] => Mux230.IN145IR[3] => Mux230.IN146IR[3] => Mux230.IN147IR[3] => Mux230.IN148IR[3] => Mux230.IN149IR[3] => Mux230.IN150IR[3] => Mux230.IN151IR[3] => Mux230.IN152IR[3] => Mux230.IN153IR[3] => Mux230.IN154IR[3] => Mux230.IN155IR[3] => Mux230.IN156IR[3] => Mux230.IN157IR[3] => Mux230.IN158IR[3] => Mux230.IN159IR[3] => Mux230.IN160IR[3] => Mux230.IN161IR[3] => Mux230.IN162IR[3] => Mux230.IN163IR[3] => Mux230.IN164IR[3] => Mux230.IN165IR[3] => Mux230.IN166IR[3] => Mux230.IN167IR[3] => Mux230.IN168IR[3] => Mux230.IN169IR[3] => Mux230.IN170IR[3] => Mux230.IN171IR[3] => Mux230.IN172IR[3] => Mux230.IN173IR[3] => Mux230.IN174IR[3] => Mux230.IN175IR[3] => Mux230.IN176IR[3] => Mux230.IN177IR[3] => Mux230.IN178IR[3] => Mux230.IN179IR[3] => Mux230.IN180IR[3] => Mux230.IN181IR[3] => Mux230.IN182IR[3] => Mux230.IN183IR[3] => Mux230.IN184IR[3] => Mux230.IN185IR[3] => Mux230.IN186IR[3] => Mux230.IN187IR[3] => Mux230.IN188IR[3] => Mux230.IN189IR[3] => Mux230.IN190IR[3] => Mux230.IN191IR[3] => Mux230.IN192IR[3] => Mux230.IN193IR[3] => Mux230.IN194IR[3] => Mux230.IN195IR[3] => Mux230.IN196IR[3] => Mux230.IN197IR[3] => Mux230.IN198IR[3] => Mux230.IN199IR[3] => Mux230.IN200IR[3] => Mux230.IN201IR[3] => Mux230.IN202IR[3] => Mux230.IN203IR[3] => Mux230.IN204IR[3] => Mux230.IN205IR[3] => Mux230.IN206IR[3] => Mux230.IN207IR[3] => Mux230.IN208IR[3] => Mux230.IN209IR[3] => Mux230.IN210IR[3] => Mux230.IN211IR[3] => Mux230.IN212IR[3] => Mux230.IN213IR[3] => Mux230.IN214IR[3] => Mux230.IN215IR[3] => Mux230.IN216IR[3] => Mux230.IN217IR[3] => Mux230.IN218IR[3] => Mux230.IN219IR[3] => Mux230.IN220IR[3] => Mux230.IN221IR[3] => Mux230.IN222IR[3] => Mux230.IN223IR[3] => Mux230.IN224IR[3] => Mux230.IN225IR[3] => Mux230.IN226IR[3] => Mux230.IN227IR[3] => Mux230.IN228IR[3] => Mux230.IN229IR[3] => Mux230.IN230IR[3] => Mux230.IN231IR[3] => Mux230.IN232IR[3] => Mux230.IN233IR[3] => Mux230.IN234IR[3] => Mux230.IN235IR[3] => Mux230.IN236IR[3] => Mux230.IN237IR[3] => Mux230.IN238IR[3] => Mux230.IN239IR[3] => Mux230.IN240IR[3] => Mux230.IN241IR[3] => Mux230.IN242IR[3] => Mux230.IN243IR[3] => Mux230.IN244IR[3] => Mux230.IN245IR[3] => Mux230.IN246IR[3] => Mux230.IN247IR[3] => Mux230.IN248IR[3] => Mux230.IN249IR[3] => Mux230.IN250IR[3] => Mux230.IN251IR[3] => Mux230.IN252IR[3] => Mux230.IN253IR[3] => Mux230.IN254IR[3] => Mux230.IN255IR[3] => Mux230.IN256IR[3] => Mux230.IN257IR[3] => Mux230.IN258IR[3] => Mux230.IN259IR[3] => Mux230.IN260IR[3] => Mux232.IN260IR[3] => Mux233.IN260IR[3] => Mux237.IN131IR[3] => Mux238.IN260IR[3] => Mux239.IN260IR[3] => Mux240.IN260IR[3] => Equal3.IN0IR[3] => Equal5.IN5IR[3] => Equal7.IN2IR[4] => Mux1.IN7IR[4] => Set_BusA_To.DATAAIR[4] => Mux45.IN5IR[4] => Mux61.IN259IR[4] => Mux62.IN154IR[4] => Mux63.IN154IR[4] => Mux64.IN154IR[4] => Mux65.IN259IR[4] => Mux67.IN259IR[4] => Mux68.IN196IR[4] => Mux68.IN197IR[4] => Mux68.IN198IR[4] => Mux68.IN199IR[4] => Mux68.IN200IR[4] => Mux68.IN201IR[4] => Mux68.IN202IR[4] => Mux68.IN203IR[4] => Mux68.IN204IR[4] => Mux68.IN205IR[4] => Mux68.IN206IR[4] => Mux68.IN207IR[4] => Mux68.IN208IR[4] => Mux68.IN209IR[4] => Mux68.IN210IR[4] => Mux68.IN211IR[4] => Mux68.IN212IR[4] => Mux68.IN213IR[4] => Mux68.IN214IR[4] => Mux68.IN215IR[4] => Mux68.IN216IR[4] => Mux68.IN217IR[4] => Mux68.IN218IR[4] => Mux68.IN219IR[4] => Mux68.IN220IR[4] => Mux68.IN221IR[4] => Mux68.IN222IR[4] => Mux68.IN223IR[4] => Mux68.IN224IR[4] => Mux68.IN225IR[4] => Mux68.IN226IR[4] => Mux68.IN227IR[4] => Mux68.IN228IR[4] => Mux68.IN229IR[4] => Mux68.IN230IR[4] => Mux68.IN231IR[4] => Mux68.IN232IR[4] => Mux68.IN233IR[4] => Mux68.IN234IR[4] => Mux68.IN235IR[4] => Mux68.IN236IR[4] => Mux68.IN237IR[4] => Mux68.IN238IR[4] => Mux68.IN239IR[4] => Mux68.IN240IR[4] => Mux68.IN241IR[4] => Mux68.IN242IR[4] => Mux68.IN243IR[4] => Mux68.IN244IR[4] => Mux68.IN245IR[4] => Mux68.IN246IR[4] => Mux68.IN247IR[4] => Mux68.IN248IR[4] => Mux68.IN249IR[4] => Mux68.IN250IR[4] => Mux68.IN251IR[4] => Mux68.IN252IR[4] => Mux68.IN253IR[4] => Mux68.IN254IR[4] => Mux68.IN255IR[4] => Mux68.IN256IR[4] => Mux68.IN257IR[4] => Mux68.IN258IR[4] => Mux68.IN259IR[4] => Mux69.IN196IR[4] => Mux70.IN259IR[4] => Mux71.IN259IR[4] => Mux72.IN258IR[4] => Mux73.IN259IR[4] => Mux74.IN259IR[4] => Mux75.IN259IR[4] => Mux76.IN259IR[4] => Mux77.IN259IR[4] => Mux78.IN259IR[4] => Mux79.IN259IR[4] => Mux80.IN259IR[4] => Mux81.IN259IR[4] => Mux82.IN259IR[4] => Mux83.IN259IR[4] => Mux84.IN259IR[4] => Mux85.IN259IR[4] => Mux86.IN259IR[4] => Mux87.IN259IR[4] => Mux88.IN259IR[4] => Mux89.IN259IR[4] => Mux90.IN251IR[4] => Mux90.IN252IR[4] => Mux90.IN253IR[4] => Mux90.IN254IR[4] => Mux90.IN255IR[4] => Mux90.IN256IR[4] => Mux90.IN257IR[4] => Mux90.IN258IR[4] => Mux90.IN259IR[4] => Mux91.IN259IR[4] => Mux92.IN259IR[4] => Mux93.IN259IR[4] => Mux94.IN259IR[4] => Mux95.IN259IR[4] => Mux96.IN259IR[4] => Mux97.IN259IR[4] => Mux98.IN29IR[4] => Mux98.IN30IR[4] => Mux98.IN31IR[4] => Mux98.IN32IR[4] => Mux98.IN33IR[4] => Mux98.IN34IR[4] => Mux98.IN35IR[4] => Mux98.IN36IR[4] => Mux98.IN37IR[4] => Mux98.IN38IR[4] => Mux98.IN39IR[4] => Mux98.IN40IR[4] => Mux98.IN41IR[4] => Mux98.IN42IR[4] => Mux98.IN43IR[4] => Mux98.IN44IR[4] => Mux98.IN45IR[4] => Mux98.IN46IR[4] => Mux98.IN47IR[4] => Mux98.IN48IR[4] => Mux98.IN49IR[4] => Mux98.IN50IR[4] => Mux98.IN51IR[4] => Mux98.IN52IR[4] => Mux98.IN53IR[4] => Mux98.IN54IR[4] => Mux98.IN55IR[4] => Mux98.IN56IR[4] => Mux98.IN57IR[4] => Mux98.IN58IR[4] => Mux98.IN59IR[4] => Mux98.IN60IR[4] => Mux98.IN61IR[4] => Mux98.IN62IR[4] => Mux98.IN63IR[4] => Mux98.IN64IR[4] => Mux98.IN65IR[4] => Mux98.IN66IR[4] => Mux98.IN67IR[4] => Mux98.IN68IR[4] => Mux98.IN69IR[4] => Mux98.IN70IR[4] => Mux98.IN71IR[4] => Mux98.IN72IR[4] => Mux98.IN73IR[4] => Mux98.IN74IR[4] => Mux98.IN75IR[4] => Mux98.IN76IR[4] => Mux98.IN77IR[4] => Mux98.IN78IR[4] => Mux98.IN79IR[4] => Mux98.IN80IR[4] => Mux98.IN81IR[4] => Mux98.IN82IR[4] => Mux98.IN83IR[4] => Mux98.IN84IR[4] => Mux98.IN85IR[4] => Mux98.IN86IR[4] => Mux98.IN87IR[4] => Mux98.IN88IR[4] => Mux98.IN89IR[4] => Mux98.IN90IR[4] => Mux98.IN91IR[4] => Mux98.IN92IR[4] => Mux98.IN93IR[4] => Mux98.IN94IR[4] => Mux98.IN95IR[4] => Mux98.IN96IR[4] => Mux98.IN97IR[4] => Mux98.IN98IR[4] => Mux98.IN99IR[4] => Mux98.IN100IR[4] => Mux98.IN101IR[4] => Mux98.IN102IR[4] => Mux98.IN103IR[4] => Mux98.IN104IR[4] => Mux98.IN105IR[4] => Mux98.IN106IR[4] => Mux98.IN107IR[4] => Mux98.IN108IR[4] => Mux98.IN109IR[4] => Mux98.IN110IR[4] => Mux98.IN111IR[4] => Mux98.IN112IR[4] => Mux98.IN113IR[4] => Mux98.IN114IR[4] => Mux98.IN115IR[4] => Mux98.IN116IR[4] => Mux98.IN117IR[4] => Mux98.IN118IR[4] => Mux98.IN119IR[4] => Mux98.IN120IR[4] => Mux98.IN121IR[4] => Mux98.IN122IR[4] => Mux98.IN123IR[4] => Mux98.IN124IR[4] => Mux98.IN125IR[4] => Mux98.IN126IR[4] => Mux98.IN127IR[4] => Mux98.IN128IR[4] => Mux98.IN129IR[4] => Mux98.IN130IR[4] => Mux98.IN131IR[4] => Mux98.IN132IR[4] => Mux98.IN133IR[4] => Mux98.IN134IR[4] => Mux98.IN135IR[4] => Mux98.IN136IR[4] => Mux98.IN137IR[4] => Mux98.IN138IR[4] => Mux98.IN139IR[4] => Mux98.IN140IR[4] => Mux98.IN141IR[4] => Mux98.IN142IR[4] => Mux98.IN143IR[4] => Mux98.IN144IR[4] => Mux98.IN145IR[4] => Mux98.IN146IR[4] => Mux98.IN147IR[4] => Mux98.IN148IR[4] => Mux98.IN149IR[4] => Mux98.IN150IR[4] => Mux98.IN151IR[4] => Mux98.IN152IR[4] => Mux98.IN153IR[4] => Mux98.IN154IR[4] => Mux98.IN155IR[4] => Mux98.IN156IR[4] => Mux98.IN157IR[4] => Mux98.IN158IR[4] => Mux98.IN159IR[4] => Mux98.IN160IR[4] => Mux98.IN161IR[4] => Mux98.IN162IR[4] => Mux98.IN163IR[4] => Mux98.IN164IR[4] => Mux98.IN165IR[4] => Mux98.IN166IR[4] => Mux98.IN167IR[4] => Mux98.IN168IR[4] => Mux98.IN169IR[4] => Mux98.IN170IR[4] => Mux98.IN171IR[4] => Mux98.IN172IR[4] => Mux98.IN173IR[4] => Mux98.IN174IR[4] => Mux98.IN175IR[4] => Mux98.IN176IR[4] => Mux98.IN177IR[4] => Mux98.IN178IR[4] => Mux98.IN179IR[4] => Mux98.IN180IR[4] => Mux98.IN181IR[4] => Mux98.IN182IR[4] => Mux98.IN183IR[4] => Mux98.IN184IR[4] => Mux98.IN185IR[4] => Mux98.IN186IR[4] => Mux98.IN187IR[4] => Mux98.IN188IR[4] => Mux98.IN189IR[4] => Mux98.IN190IR[4] => Mux98.IN191IR[4] => Mux98.IN192IR[4] => Mux98.IN193IR[4] => Mux98.IN194IR[4] => Mux98.IN195IR[4] => Mux98.IN196IR[4] => Mux98.IN197IR[4] => Mux98.IN198IR[4] => Mux98.IN199IR[4] => Mux98.IN200IR[4] => Mux98.IN201IR[4] => Mux98.IN202IR[4] => Mux98.IN203IR[4] => Mux98.IN204IR[4] => Mux98.IN205IR[4] => Mux98.IN206IR[4] => Mux98.IN207IR[4] => Mux98.IN208IR[4] => Mux98.IN209IR[4] => Mux98.IN210IR[4] => Mux98.IN211IR[4] => Mux98.IN212IR[4] => Mux98.IN213IR[4] => Mux98.IN214IR[4] => Mux98.IN215IR[4] => Mux98.IN216IR[4] => Mux98.IN217IR[4] => Mux98.IN218IR[4] => Mux98.IN219IR[4] => Mux98.IN220IR[4] => Mux98.IN221IR[4] => Mux98.IN222IR[4] => Mux98.IN223IR[4] => Mux98.IN224IR[4] => Mux98.IN225IR[4] => Mux98.IN226IR[4] => Mux98.IN227IR[4] => Mux98.IN228IR[4] => Mux98.IN229IR[4] => Mux98.IN230IR[4] => Mux98.IN231IR[4] => Mux98.IN232IR[4] => Mux98.IN233IR[4] => Mux98.IN234IR[4] => Mux98.IN235IR[4] => Mux98.IN236IR[4] => Mux98.IN237IR[4] => Mux98.IN238IR[4] => Mux98.IN239IR[4] => Mux98.IN240IR[4] => Mux98.IN241IR[4] => Mux98.IN242IR[4] => Mux98.IN243IR[4] => Mux98.IN244IR[4] => Mux98.IN245IR[4] => Mux98.IN246IR[4] => Mux98.IN247IR[4] => Mux98.IN248IR[4] => Mux98.IN249IR[4] => Mux98.IN250IR[4] => Mux98.IN251IR[4] => Mux98.IN252IR[4] => Mux98.IN253IR[4] => Mux98.IN254IR[4] => Mux98.IN255IR[4] => Mux98.IN256IR[4] => Mux98.IN257IR[4] => Mux98.IN258IR[4] => Mux98.IN259IR[4] => Mux99.IN29IR[4] => Mux100.IN259IR[4] => Mux101.IN259IR[4] => Mux102.IN259IR[4] => Mux103.IN259IR[4] => Mux104.IN259IR[4] => Mux105.IN259IR[4] => Mux106.IN259IR[4] => Mux107.IN259IR[4] => Mux109.IN259IR[4] => Mux110.IN259IR[4] => Mux111.IN259IR[4] => Mux112.IN259IR[4] => Mux114.IN259IR[4] => Mux115.IN259IR[4] => Mux116.IN259IR[4] => ALU_Op.DATAAIR[4] => ALU_Op.DATAAIR[4] => Set_BusA_To.DATAAIR[4] => Mux144.IN1IR[4] => Mux144.IN2IR[4] => Mux144.IN3IR[4] => Mux144.IN4IR[4] => Mux144.IN5IR[4] => Mux144.IN6IR[4] => Mux144.IN7IR[4] => Mux149.IN1IR[4] => Mux149.IN2IR[4] => Mux149.IN3IR[4] => Mux149.IN4IR[4] => Mux149.IN5IR[4] => Mux149.IN6IR[4] => Mux149.IN7IR[4] => Mux152.IN5IR[4] => Mux153.IN5IR[4] => Mux154.IN5IR[4] => Mux155.IN2IR[4] => Mux155.IN3IR[4] => Mux155.IN4IR[4] => Mux155.IN5IR[4] => Mux157.IN1IR[4] => Mux157.IN2IR[4] => Mux157.IN3IR[4] => Mux166.IN1IR[4] => Mux166.IN2IR[4] => Mux166.IN3IR[4] => Mux169.IN1IR[4] => Mux169.IN2IR[4] => Mux169.IN3IR[4] => Mux169.IN4IR[4] => Mux169.IN5IR[4] => Mux169.IN6IR[4] => Mux169.IN7IR[4] => Mux174.IN1IR[4] => Mux174.IN2IR[4] => Mux174.IN3IR[4] => Mux174.IN4IR[4] => Mux174.IN5IR[4] => Mux174.IN6IR[4] => Mux174.IN7IR[4] => Set_BusA_To.DATABIR[4] => Mux182.IN7IR[4] => Mux193.IN1IR[4] => Mux193.IN2IR[4] => Mux193.IN3IR[4] => Mux193.IN4IR[4] => Mux193.IN5IR[4] => Mux193.IN6IR[4] => Mux193.IN7IR[4] => Mux198.IN131IR[4] => Mux200.IN259IR[4] => Mux201.IN259IR[4] => Mux202.IN259IR[4] => Mux203.IN131IR[4] => Mux205.IN131IR[4] => Mux208.IN259IR[4] => Mux210.IN259IR[4] => Mux212.IN259IR[4] => Mux214.IN259IR[4] => Mux215.IN259IR[4] => Mux216.IN259IR[4] => Mux219.IN259IR[4] => Mux220.IN259IR[4] => Mux222.IN259IR[4] => Mux227.IN259IR[4] => Mux228.IN259IR[4] => Mux229.IN37IR[4] => Mux229.IN38IR[4] => Mux229.IN39IR[4] => Mux229.IN40IR[4] => Mux229.IN41IR[4] => Mux229.IN42IR[4] => Mux229.IN43IR[4] => Mux229.IN44IR[4] => Mux229.IN45IR[4] => Mux229.IN46IR[4] => Mux229.IN47IR[4] => Mux229.IN48IR[4] => Mux229.IN49IR[4] => Mux229.IN50IR[4] => Mux229.IN51IR[4] => Mux229.IN52IR[4] => Mux229.IN53IR[4] => Mux229.IN54IR[4] => Mux229.IN55IR[4] => Mux229.IN56IR[4] => Mux229.IN57IR[4] => Mux229.IN58IR[4] => Mux229.IN59IR[4] => Mux229.IN60IR[4] => Mux229.IN61IR[4] => Mux229.IN62IR[4] => Mux229.IN63IR[4] => Mux229.IN64IR[4] => Mux229.IN65IR[4] => Mux229.IN66IR[4] => Mux229.IN67IR[4] => Mux229.IN68IR[4] => Mux229.IN69IR[4] => Mux229.IN70IR[4] => Mux229.IN71IR[4] => Mux229.IN72IR[4] => Mux229.IN73IR[4] => Mux229.IN74IR[4] => Mux229.IN75IR[4] => Mux229.IN76IR[4] => Mux229.IN77IR[4] => Mux229.IN78IR[4] => Mux229.IN79IR[4] => Mux229.IN80IR[4] => Mux229.IN81IR[4] => Mux229.IN82IR[4] => Mux229.IN83IR[4] => Mux229.IN84IR[4] => Mux229.IN85IR[4] => Mux229.IN86IR[4] => Mux229.IN87IR[4] => Mux229.IN88IR[4] => Mux229.IN89IR[4] => Mux229.IN90IR[4] => Mux229.IN91IR[4] => Mux229.IN92IR[4] => Mux229.IN93IR[4] => Mux229.IN94IR[4] => Mux229.IN95IR[4] => Mux229.IN96IR[4] => Mux229.IN97IR[4] => Mux229.IN98IR[4] => Mux229.IN99IR[4] => Mux229.IN100IR[4] => Mux229.IN101IR[4] => Mux229.IN102IR[4] => Mux229.IN103IR[4] => Mux229.IN104IR[4] => Mux229.IN105IR[4] => Mux229.IN106IR[4] => Mux229.IN107IR[4] => Mux229.IN108IR[4] => Mux229.IN109IR[4] => Mux229.IN110IR[4] => Mux229.IN111IR[4] => Mux229.IN112IR[4] => Mux229.IN113IR[4] => Mux229.IN114IR[4] => Mux229.IN115IR[4] => Mux229.IN116IR[4] => Mux229.IN117IR[4] => Mux229.IN118IR[4] => Mux229.IN119IR[4] => Mux229.IN120IR[4] => Mux229.IN121IR[4] => Mux229.IN122IR[4] => Mux229.IN123IR[4] => Mux229.IN124IR[4] => Mux229.IN125IR[4] => Mux229.IN126IR[4] => Mux229.IN127IR[4] => Mux229.IN128IR[4] => Mux229.IN129IR[4] => Mux229.IN130IR[4] => Mux229.IN131IR[4] => Mux229.IN132IR[4] => Mux229.IN133IR[4] => Mux229.IN134IR[4] => Mux229.IN135IR[4] => Mux229.IN136IR[4] => Mux229.IN137IR[4] => Mux229.IN138IR[4] => Mux229.IN139IR[4] => Mux229.IN140IR[4] => Mux229.IN141IR[4] => Mux229.IN142IR[4] => Mux229.IN143IR[4] => Mux229.IN144IR[4] => Mux229.IN145IR[4] => Mux229.IN146IR[4] => Mux229.IN147IR[4] => Mux229.IN148IR[4] => Mux229.IN149IR[4] => Mux229.IN150IR[4] => Mux229.IN151IR[4] => Mux229.IN152IR[4] => Mux229.IN153IR[4] => Mux229.IN154IR[4] => Mux229.IN155IR[4] => Mux229.IN156IR[4] => Mux229.IN157IR[4] => Mux229.IN158IR[4] => Mux229.IN159IR[4] => Mux229.IN160IR[4] => Mux229.IN161IR[4] => Mux229.IN162IR[4] => Mux229.IN163IR[4] => Mux229.IN164IR[4] => Mux229.IN165IR[4] => Mux229.IN166IR[4] => Mux229.IN167IR[4] => Mux229.IN168IR[4] => Mux229.IN169IR[4] => Mux229.IN170IR[4] => Mux229.IN171IR[4] => Mux229.IN172IR[4] => Mux229.IN173IR[4] => Mux229.IN174IR[4] => Mux229.IN175IR[4] => Mux229.IN176IR[4] => Mux229.IN177IR[4] => Mux229.IN178IR[4] => Mux229.IN179IR[4] => Mux229.IN180IR[4] => Mux229.IN181IR[4] => Mux229.IN182IR[4] => Mux229.IN183IR[4] => Mux229.IN184IR[4] => Mux229.IN185IR[4] => Mux229.IN186IR[4] => Mux229.IN187IR[4] => Mux229.IN188IR[4] => Mux229.IN189IR[4] => Mux229.IN190IR[4] => Mux229.IN191IR[4] => Mux229.IN192IR[4] => Mux229.IN193IR[4] => Mux229.IN194IR[4] => Mux229.IN195IR[4] => Mux229.IN196IR[4] => Mux229.IN197IR[4] => Mux229.IN198IR[4] => Mux229.IN199IR[4] => Mux229.IN200IR[4] => Mux229.IN201IR[4] => Mux229.IN202IR[4] => Mux229.IN203IR[4] => Mux229.IN204IR[4] => Mux229.IN205IR[4] => Mux229.IN206IR[4] => Mux229.IN207IR[4] => Mux229.IN208IR[4] => Mux229.IN209IR[4] => Mux229.IN210IR[4] => Mux229.IN211IR[4] => Mux229.IN212IR[4] => Mux229.IN213IR[4] => Mux229.IN214IR[4] => Mux229.IN215IR[4] => Mux229.IN216IR[4] => Mux229.IN217IR[4] => Mux229.IN218IR[4] => Mux229.IN219IR[4] => Mux229.IN220IR[4] => Mux229.IN221IR[4] => Mux229.IN222IR[4] => Mux229.IN223IR[4] => Mux229.IN224IR[4] => Mux229.IN225IR[4] => Mux229.IN226IR[4] => Mux229.IN227IR[4] => Mux229.IN228IR[4] => Mux229.IN229IR[4] => Mux229.IN230IR[4] => Mux229.IN231IR[4] => Mux229.IN232IR[4] => Mux229.IN233IR[4] => Mux229.IN234IR[4] => Mux229.IN235IR[4] => Mux229.IN236IR[4] => Mux229.IN237IR[4] => Mux229.IN238IR[4] => Mux229.IN239IR[4] => Mux229.IN240IR[4] => Mux229.IN241IR[4] => Mux229.IN242IR[4] => Mux229.IN243IR[4] => Mux229.IN244IR[4] => Mux229.IN245IR[4] => Mux229.IN246IR[4] => Mux229.IN247IR[4] => Mux229.IN248IR[4] => Mux229.IN249IR[4] => Mux229.IN250IR[4] => Mux229.IN251IR[4] => Mux229.IN252IR[4] => Mux229.IN253IR[4] => Mux229.IN254IR[4] => Mux229.IN255IR[4] => Mux229.IN256IR[4] => Mux229.IN257IR[4] => Mux229.IN258IR[4] => Mux229.IN259IR[4] => Mux230.IN37IR[4] => Mux232.IN259IR[4] => Mux233.IN259IR[4] => Mux237.IN130IR[4] => Mux238.IN259IR[4] => Mux239.IN259IR[4] => Mux240.IN259IR[4] => Equal2.IN1IR[4] => Equal3.IN2IR[4] => Equal5.IN1IR[4] => Equal7.IN5IR[5] => Mux0.IN7IR[5] => Set_BusA_To.DATAAIR[5] => Mux45.IN4IR[5] => Mux61.IN258IR[5] => Mux62.IN153IR[5] => Mux63.IN153IR[5] => Mux64.IN153IR[5] => Mux65.IN258IR[5] => Mux67.IN195IR[5] => Mux67.IN196IR[5] => Mux67.IN197IR[5] => Mux67.IN198IR[5] => Mux67.IN199IR[5] => Mux67.IN200IR[5] => Mux67.IN201IR[5] => Mux67.IN202IR[5] => Mux67.IN203IR[5] => Mux67.IN204IR[5] => Mux67.IN205IR[5] => Mux67.IN206IR[5] => Mux67.IN207IR[5] => Mux67.IN208IR[5] => Mux67.IN209IR[5] => Mux67.IN210IR[5] => Mux67.IN211IR[5] => Mux67.IN212IR[5] => Mux67.IN213IR[5] => Mux67.IN214IR[5] => Mux67.IN215IR[5] => Mux67.IN216IR[5] => Mux67.IN217IR[5] => Mux67.IN218IR[5] => Mux67.IN219IR[5] => Mux67.IN220IR[5] => Mux67.IN221IR[5] => Mux67.IN222IR[5] => Mux67.IN223IR[5] => Mux67.IN224IR[5] => Mux67.IN225IR[5] => Mux67.IN226IR[5] => Mux67.IN227IR[5] => Mux67.IN228IR[5] => Mux67.IN229IR[5] => Mux67.IN230IR[5] => Mux67.IN231IR[5] => Mux67.IN232IR[5] => Mux67.IN233IR[5] => Mux67.IN234IR[5] => Mux67.IN235IR[5] => Mux67.IN236IR[5] => Mux67.IN237IR[5] => Mux67.IN238IR[5] => Mux67.IN239IR[5] => Mux67.IN240IR[5] => Mux67.IN241IR[5] => Mux67.IN242IR[5] => Mux67.IN243IR[5] => Mux67.IN244IR[5] => Mux67.IN245IR[5] => Mux67.IN246IR[5] => Mux67.IN247IR[5] => Mux67.IN248IR[5] => Mux67.IN249IR[5] => Mux67.IN250IR[5] => Mux67.IN251IR[5] => Mux67.IN252IR[5] => Mux67.IN253IR[5] => Mux67.IN254IR[5] => Mux67.IN255IR[5] => Mux67.IN256IR[5] => Mux67.IN257IR[5] => Mux67.IN258IR[5] => Mux68.IN195IR[5] => Mux69.IN195IR[5] => Mux70.IN258IR[5] => Mux71.IN258IR[5] => Mux72.IN257IR[5] => Mux73.IN258IR[5] => Mux74.IN258IR[5] => Mux75.IN258IR[5] => Mux76.IN258IR[5] => Mux77.IN258IR[5] => Mux78.IN258IR[5] => Mux79.IN258IR[5] => Mux80.IN258IR[5] => Mux81.IN258IR[5] => Mux82.IN258IR[5] => Mux83.IN258IR[5] => Mux84.IN258IR[5] => Mux85.IN258IR[5] => Mux86.IN258IR[5] => Mux87.IN258IR[5] => Mux88.IN258IR[5] => Mux89.IN250IR[5] => Mux89.IN251IR[5] => Mux89.IN252IR[5] => Mux89.IN253IR[5] => Mux89.IN254IR[5] => Mux89.IN255IR[5] => Mux89.IN256IR[5] => Mux89.IN257IR[5] => Mux89.IN258IR[5] => Mux90.IN250IR[5] => Mux91.IN258IR[5] => Mux92.IN258IR[5] => Mux93.IN258IR[5] => Mux94.IN258IR[5] => Mux95.IN258IR[5] => Mux96.IN258IR[5] => Mux97.IN28IR[5] => Mux97.IN29IR[5] => Mux97.IN30IR[5] => Mux97.IN31IR[5] => Mux97.IN32IR[5] => Mux97.IN33IR[5] => Mux97.IN34IR[5] => Mux97.IN35IR[5] => Mux97.IN36IR[5] => Mux97.IN37IR[5] => Mux97.IN38IR[5] => Mux97.IN39IR[5] => Mux97.IN40IR[5] => Mux97.IN41IR[5] => Mux97.IN42IR[5] => Mux97.IN43IR[5] => Mux97.IN44IR[5] => Mux97.IN45IR[5] => Mux97.IN46IR[5] => Mux97.IN47IR[5] => Mux97.IN48IR[5] => Mux97.IN49IR[5] => Mux97.IN50IR[5] => Mux97.IN51IR[5] => Mux97.IN52IR[5] => Mux97.IN53IR[5] => Mux97.IN54IR[5] => Mux97.IN55IR[5] => Mux97.IN56IR[5] => Mux97.IN57IR[5] => Mux97.IN58IR[5] => Mux97.IN59IR[5] => Mux97.IN60IR[5] => Mux97.IN61IR[5] => Mux97.IN62IR[5] => Mux97.IN63IR[5] => Mux97.IN64IR[5] => Mux97.IN65IR[5] => Mux97.IN66IR[5] => Mux97.IN67IR[5] => Mux97.IN68IR[5] => Mux97.IN69IR[5] => Mux97.IN70IR[5] => Mux97.IN71IR[5] => Mux97.IN72IR[5] => Mux97.IN73IR[5] => Mux97.IN74IR[5] => Mux97.IN75IR[5] => Mux97.IN76IR[5] => Mux97.IN77IR[5] => Mux97.IN78IR[5] => Mux97.IN79IR[5] => Mux97.IN80IR[5] => Mux97.IN81IR[5] => Mux97.IN82IR[5] => Mux97.IN83IR[5] => Mux97.IN84IR[5] => Mux97.IN85IR[5] => Mux97.IN86IR[5] => Mux97.IN87IR[5] => Mux97.IN88IR[5] => Mux97.IN89IR[5] => Mux97.IN90IR[5] => Mux97.IN91IR[5] => Mux97.IN92IR[5] => Mux97.IN93IR[5] => Mux97.IN94IR[5] => Mux97.IN95IR[5] => Mux97.IN96IR[5] => Mux97.IN97IR[5] => Mux97.IN98IR[5] => Mux97.IN99IR[5] => Mux97.IN100IR[5] => Mux97.IN101IR[5] => Mux97.IN102IR[5] => Mux97.IN103IR[5] => Mux97.IN104IR[5] => Mux97.IN105IR[5] => Mux97.IN106IR[5] => Mux97.IN107IR[5] => Mux97.IN108IR[5] => Mux97.IN109IR[5] => Mux97.IN110IR[5] => Mux97.IN111IR[5] => Mux97.IN112IR[5] => Mux97.IN113IR[5] => Mux97.IN114IR[5] => Mux97.IN115IR[5] => Mux97.IN116IR[5] => Mux97.IN117IR[5] => Mux97.IN118IR[5] => Mux97.IN119IR[5] => Mux97.IN120IR[5] => Mux97.IN121IR[5] => Mux97.IN122IR[5] => Mux97.IN123IR[5] => Mux97.IN124IR[5] => Mux97.IN125IR[5] => Mux97.IN126IR[5] => Mux97.IN127IR[5] => Mux97.IN128IR[5] => Mux97.IN129IR[5] => Mux97.IN130IR[5] => Mux97.IN131IR[5] => Mux97.IN132IR[5] => Mux97.IN133IR[5] => Mux97.IN134IR[5] => Mux97.IN135IR[5] => Mux97.IN136IR[5] => Mux97.IN137IR[5] => Mux97.IN138IR[5] => Mux97.IN139IR[5] => Mux97.IN140IR[5] => Mux97.IN141IR[5] => Mux97.IN142IR[5] => Mux97.IN143IR[5] => Mux97.IN144IR[5] => Mux97.IN145IR[5] => Mux97.IN146IR[5] => Mux97.IN147IR[5] => Mux97.IN148IR[5] => Mux97.IN149IR[5] => Mux97.IN150IR[5] => Mux97.IN151IR[5] => Mux97.IN152IR[5] => Mux97.IN153IR[5] => Mux97.IN154IR[5] => Mux97.IN155IR[5] => Mux97.IN156IR[5] => Mux97.IN157IR[5] => Mux97.IN158IR[5] => Mux97.IN159IR[5] => Mux97.IN160IR[5] => Mux97.IN161IR[5] => Mux97.IN162IR[5] => Mux97.IN163IR[5] => Mux97.IN164IR[5] => Mux97.IN165IR[5] => Mux97.IN166IR[5] => Mux97.IN167IR[5] => Mux97.IN168IR[5] => Mux97.IN169IR[5] => Mux97.IN170IR[5] => Mux97.IN171IR[5] => Mux97.IN172IR[5] => Mux97.IN173IR[5] => Mux97.IN174IR[5] => Mux97.IN175IR[5] => Mux97.IN176IR[5] => Mux97.IN177IR[5] => Mux97.IN178IR[5] => Mux97.IN179IR[5] => Mux97.IN180IR[5] => Mux97.IN181IR[5] => Mux97.IN182IR[5] => Mux97.IN183IR[5] => Mux97.IN184IR[5] => Mux97.IN185IR[5] => Mux97.IN186IR[5] => Mux97.IN187IR[5] => Mux97.IN188IR[5] => Mux97.IN189IR[5] => Mux97.IN190IR[5] => Mux97.IN191IR[5] => Mux97.IN192IR[5] => Mux97.IN193IR[5] => Mux97.IN194IR[5] => Mux97.IN195IR[5] => Mux97.IN196IR[5] => Mux97.IN197IR[5] => Mux97.IN198IR[5] => Mux97.IN199IR[5] => Mux97.IN200IR[5] => Mux97.IN201IR[5] => Mux97.IN202IR[5] => Mux97.IN203IR[5] => Mux97.IN204IR[5] => Mux97.IN205IR[5] => Mux97.IN206IR[5] => Mux97.IN207IR[5] => Mux97.IN208IR[5] => Mux97.IN209IR[5] => Mux97.IN210IR[5] => Mux97.IN211IR[5] => Mux97.IN212IR[5] => Mux97.IN213IR[5] => Mux97.IN214IR[5] => Mux97.IN215IR[5] => Mux97.IN216IR[5] => Mux97.IN217IR[5] => Mux97.IN218IR[5] => Mux97.IN219IR[5] => Mux97.IN220IR[5] => Mux97.IN221IR[5] => Mux97.IN222IR[5] => Mux97.IN223IR[5] => Mux97.IN224IR[5] => Mux97.IN225IR[5] => Mux97.IN226IR[5] => Mux97.IN227IR[5] => Mux97.IN228IR[5] => Mux97.IN229IR[5] => Mux97.IN230IR[5] => Mux97.IN231IR[5] => Mux97.IN232IR[5] => Mux97.IN233IR[5] => Mux97.IN234IR[5] => Mux97.IN235IR[5] => Mux97.IN236IR[5] => Mux97.IN237IR[5] => Mux97.IN238IR[5] => Mux97.IN239IR[5] => Mux97.IN240IR[5] => Mux97.IN241IR[5] => Mux97.IN242IR[5] => Mux97.IN243IR[5] => Mux97.IN244IR[5] => Mux97.IN245IR[5] => Mux97.IN246IR[5] => Mux97.IN247IR[5] => Mux97.IN248IR[5] => Mux97.IN249IR[5] => Mux97.IN250IR[5] => Mux97.IN251IR[5] => Mux97.IN252IR[5] => Mux97.IN253IR[5] => Mux97.IN254IR[5] => Mux97.IN255IR[5] => Mux97.IN256IR[5] => Mux97.IN257IR[5] => Mux97.IN258IR[5] => Mux98.IN28IR[5] => Mux99.IN28IR[5] => Mux100.IN258IR[5] => Mux101.IN258IR[5] => Mux102.IN258IR[5] => Mux103.IN258IR[5] => Mux104.IN258IR[5] => Mux105.IN258IR[5] => Mux106.IN258IR[5] => Mux107.IN258IR[5] => Mux109.IN258IR[5] => Mux110.IN258IR[5] => Mux111.IN258IR[5] => Mux112.IN258IR[5] => Mux114.IN258IR[5] => Mux115.IN258IR[5] => Mux116.IN258IR[5] => ALU_Op.DATAAIR[5] => Set_BusA_To.DATAAIR[5] => Mux143.IN1IR[5] => Mux143.IN2IR[5] => Mux143.IN3IR[5] => Mux143.IN4IR[5] => Mux143.IN5IR[5] => Mux143.IN6IR[5] => Mux143.IN7IR[5] => Mux148.IN1IR[5] => Mux148.IN2IR[5] => Mux148.IN3IR[5] => Mux148.IN4IR[5] => Mux148.IN5IR[5] => Mux148.IN6IR[5] => Mux148.IN7IR[5] => Mux152.IN4IR[5] => Mux153.IN4IR[5] => Mux154.IN1IR[5] => Mux154.IN2IR[5] => Mux154.IN3IR[5] => Mux154.IN4IR[5] => Mux155.IN1IR[5] => Mux156.IN1IR[5] => Mux156.IN2IR[5] => Mux156.IN3IR[5] => Mux168.IN1IR[5] => Mux168.IN2IR[5] => Mux168.IN3IR[5] => Mux168.IN4IR[5] => Mux168.IN5IR[5] => Mux168.IN6IR[5] => Mux168.IN7IR[5] => Set_BusA_To.DATABIR[5] => Mux181.IN7IR[5] => Mux192.IN1IR[5] => Mux192.IN2IR[5] => Mux192.IN3IR[5] => Mux192.IN4IR[5] => Mux192.IN5IR[5] => Mux192.IN6IR[5] => Mux192.IN7IR[5] => Mux197.IN66IR[5] => Mux198.IN130IR[5] => Mux199.IN130IR[5] => Mux200.IN258IR[5] => Mux201.IN258IR[5] => Mux202.IN258IR[5] => Mux203.IN130IR[5] => Mux205.IN130IR[5] => Mux208.IN258IR[5] => Mux209.IN66IR[5] => Mux210.IN258IR[5] => Mux212.IN258IR[5] => Mux214.IN258IR[5] => Mux215.IN258IR[5] => Mux216.IN258IR[5] => Mux218.IN130IR[5] => Mux219.IN258IR[5] => Mux220.IN258IR[5] => Mux222.IN258IR[5] => Mux223.IN66IR[5] => Mux224.IN66IR[5] => Mux225.IN66IR[5] => Mux226.IN66IR[5] => Mux227.IN258IR[5] => Mux228.IN36IR[5] => Mux228.IN37IR[5] => Mux228.IN38IR[5] => Mux228.IN39IR[5] => Mux228.IN40IR[5] => Mux228.IN41IR[5] => Mux228.IN42IR[5] => Mux228.IN43IR[5] => Mux228.IN44IR[5] => Mux228.IN45IR[5] => Mux228.IN46IR[5] => Mux228.IN47IR[5] => Mux228.IN48IR[5] => Mux228.IN49IR[5] => Mux228.IN50IR[5] => Mux228.IN51IR[5] => Mux228.IN52IR[5] => Mux228.IN53IR[5] => Mux228.IN54IR[5] => Mux228.IN55IR[5] => Mux228.IN56IR[5] => Mux228.IN57IR[5] => Mux228.IN58IR[5] => Mux228.IN59IR[5] => Mux228.IN60IR[5] => Mux228.IN61IR[5] => Mux228.IN62IR[5] => Mux228.IN63IR[5] => Mux228.IN64IR[5] => Mux228.IN65IR[5] => Mux228.IN66IR[5] => Mux228.IN67IR[5] => Mux228.IN68IR[5] => Mux228.IN69IR[5] => Mux228.IN70IR[5] => Mux228.IN71IR[5] => Mux228.IN72IR[5] => Mux228.IN73IR[5] => Mux228.IN74IR[5] => Mux228.IN75IR[5] => Mux228.IN76IR[5] => Mux228.IN77IR[5] => Mux228.IN78IR[5] => Mux228.IN79IR[5] => Mux228.IN80IR[5] => Mux228.IN81IR[5] => Mux228.IN82IR[5] => Mux228.IN83IR[5] => Mux228.IN84IR[5] => Mux228.IN85IR[5] => Mux228.IN86IR[5] => Mux228.IN87IR[5] => Mux228.IN88IR[5] => Mux228.IN89IR[5] => Mux228.IN90IR[5] => Mux228.IN91IR[5] => Mux228.IN92IR[5] => Mux228.IN93IR[5] => Mux228.IN94IR[5] => Mux228.IN95IR[5] => Mux228.IN96IR[5] => Mux228.IN97IR[5] => Mux228.IN98IR[5] => Mux228.IN99IR[5] => Mux228.IN100IR[5] => Mux228.IN101IR[5] => Mux228.IN102IR[5] => Mux228.IN103IR[5] => Mux228.IN104IR[5] => Mux228.IN105IR[5] => Mux228.IN106IR[5] => Mux228.IN107IR[5] => Mux228.IN108IR[5] => Mux228.IN109IR[5] => Mux228.IN110IR[5] => Mux228.IN111IR[5] => Mux228.IN112IR[5] => Mux228.IN113IR[5] => Mux228.IN114IR[5] => Mux228.IN115IR[5] => Mux228.IN116IR[5] => Mux228.IN117IR[5] => Mux228.IN118IR[5] => Mux228.IN119IR[5] => Mux228.IN120IR[5] => Mux228.IN121IR[5] => Mux228.IN122IR[5] => Mux228.IN123IR[5] => Mux228.IN124IR[5] => Mux228.IN125IR[5] => Mux228.IN126IR[5] => Mux228.IN127IR[5] => Mux228.IN128IR[5] => Mux228.IN129IR[5] => Mux228.IN130IR[5] => Mux228.IN131IR[5] => Mux228.IN132IR[5] => Mux228.IN133IR[5] => Mux228.IN134IR[5] => Mux228.IN135IR[5] => Mux228.IN136IR[5] => Mux228.IN137IR[5] => Mux228.IN138IR[5] => Mux228.IN139IR[5] => Mux228.IN140IR[5] => Mux228.IN141IR[5] => Mux228.IN142IR[5] => Mux228.IN143IR[5] => Mux228.IN144IR[5] => Mux228.IN145IR[5] => Mux228.IN146IR[5] => Mux228.IN147IR[5] => Mux228.IN148IR[5] => Mux228.IN149IR[5] => Mux228.IN150IR[5] => Mux228.IN151IR[5] => Mux228.IN152IR[5] => Mux228.IN153IR[5] => Mux228.IN154IR[5] => Mux228.IN155IR[5] => Mux228.IN156IR[5] => Mux228.IN157IR[5] => Mux228.IN158IR[5] => Mux228.IN159IR[5] => Mux228.IN160IR[5] => Mux228.IN161IR[5] => Mux228.IN162IR[5] => Mux228.IN163IR[5] => Mux228.IN164IR[5] => Mux228.IN165IR[5] => Mux228.IN166IR[5] => Mux228.IN167IR[5] => Mux228.IN168IR[5] => Mux228.IN169IR[5] => Mux228.IN170IR[5] => Mux228.IN171IR[5] => Mux228.IN172IR[5] => Mux228.IN173IR[5] => Mux228.IN174IR[5] => Mux228.IN175IR[5] => Mux228.IN176IR[5] => Mux228.IN177IR[5] => Mux228.IN178IR[5] => Mux228.IN179IR[5] => Mux228.IN180IR[5] => Mux228.IN181IR[5] => Mux228.IN182IR[5] => Mux228.IN183IR[5] => Mux228.IN184IR[5] => Mux228.IN185IR[5] => Mux228.IN186IR[5] => Mux228.IN187IR[5] => Mux228.IN188IR[5] => Mux228.IN189IR[5] => Mux228.IN190IR[5] => Mux228.IN191IR[5] => Mux228.IN192IR[5] => Mux228.IN193IR[5] => Mux228.IN194IR[5] => Mux228.IN195IR[5] => Mux228.IN196IR[5] => Mux228.IN197IR[5] => Mux228.IN198IR[5] => Mux228.IN199IR[5] => Mux228.IN200IR[5] => Mux228.IN201IR[5] => Mux228.IN202IR[5] => Mux228.IN203IR[5] => Mux228.IN204IR[5] => Mux228.IN205IR[5] => Mux228.IN206IR[5] => Mux228.IN207IR[5] => Mux228.IN208IR[5] => Mux228.IN209IR[5] => Mux228.IN210IR[5] => Mux228.IN211IR[5] => Mux228.IN212IR[5] => Mux228.IN213IR[5] => Mux228.IN214IR[5] => Mux228.IN215IR[5] => Mux228.IN216IR[5] => Mux228.IN217IR[5] => Mux228.IN218IR[5] => Mux228.IN219IR[5] => Mux228.IN220IR[5] => Mux228.IN221IR[5] => Mux228.IN222IR[5] => Mux228.IN223IR[5] => Mux228.IN224IR[5] => Mux228.IN225IR[5] => Mux228.IN226IR[5] => Mux228.IN227IR[5] => Mux228.IN228IR[5] => Mux228.IN229IR[5] => Mux228.IN230IR[5] => Mux228.IN231IR[5] => Mux228.IN232IR[5] => Mux228.IN233IR[5] => Mux228.IN234IR[5] => Mux228.IN235IR[5] => Mux228.IN236IR[5] => Mux228.IN237IR[5] => Mux228.IN238IR[5] => Mux228.IN239IR[5] => Mux228.IN240IR[5] => Mux228.IN241IR[5] => Mux228.IN242IR[5] => Mux228.IN243IR[5] => Mux228.IN244IR[5] => Mux228.IN245IR[5] => Mux228.IN246IR[5] => Mux228.IN247IR[5] => Mux228.IN248IR[5] => Mux228.IN249IR[5] => Mux228.IN250IR[5] => Mux228.IN251IR[5] => Mux228.IN252IR[5] => Mux228.IN253IR[5] => Mux228.IN254IR[5] => Mux228.IN255IR[5] => Mux228.IN256IR[5] => Mux228.IN257IR[5] => Mux228.IN258IR[5] => Mux229.IN36IR[5] => Mux230.IN36IR[5] => Mux231.IN66IR[5] => Mux232.IN258IR[5] => Mux233.IN258IR[5] => Mux234.IN66IR[5] => Mux235.IN66IR[5] => Mux238.IN258IR[5] => Mux239.IN258IR[5] => Mux240.IN258IR[5] => Mux242.IN66IR[5] => Mux244.IN66IR[5] => Equal2.IN0IR[5] => Equal3.IN1IR[5] => Equal5.IN0IR[5] => Equal7.IN4IR[6] => Mux61.IN257IR[6] => Mux62.IN152IR[6] => Mux63.IN152IR[6] => Mux64.IN152IR[6] => Mux65.IN257IR[6] => Mux66.IN65IR[6] => Mux67.IN194IR[6] => Mux68.IN194IR[6] => Mux69.IN194IR[6] => Mux70.IN257IR[6] => Mux71.IN257IR[6] => Mux72.IN256IR[6] => Mux73.IN257IR[6] => Mux74.IN257IR[6] => Mux75.IN257IR[6] => Mux76.IN257IR[6] => Mux77.IN257IR[6] => Mux78.IN257IR[6] => Mux79.IN257IR[6] => Mux80.IN257IR[6] => Mux81.IN257IR[6] => Mux82.IN257IR[6] => Mux83.IN257IR[6] => Mux84.IN257IR[6] => Mux85.IN257IR[6] => Mux86.IN257IR[6] => Mux87.IN257IR[6] => Mux88.IN257IR[6] => Mux89.IN249IR[6] => Mux90.IN249IR[6] => Mux91.IN257IR[6] => Mux92.IN257IR[6] => Mux93.IN257IR[6] => Mux94.IN257IR[6] => Mux95.IN257IR[6] => Mux96.IN257IR[6] => Mux97.IN27IR[6] => Mux98.IN27IR[6] => Mux99.IN27IR[6] => Mux100.IN257IR[6] => Mux101.IN257IR[6] => Mux102.IN257IR[6] => Mux103.IN257IR[6] => Mux104.IN257IR[6] => Mux105.IN257IR[6] => Mux106.IN257IR[6] => Mux107.IN257IR[6] => Mux108.IN65IR[6] => Mux109.IN257IR[6] => Mux110.IN257IR[6] => Mux111.IN257IR[6] => Mux112.IN257IR[6] => Mux113.IN33IR[6] => Mux114.IN257IR[6] => Mux115.IN257IR[6] => Mux116.IN257IR[6] => Mux119.IN33IR[6] => Mux120.IN33IR[6] => Mux121.IN33IR[6] => Mux122.IN33IR[6] => Mux123.IN33IR[6] => Mux125.IN33IR[6] => Mux126.IN33IR[6] => Mux127.IN33IR[6] => Mux128.IN33IR[6] => Mux129.IN33IR[6] => Mux130.IN33IR[6] => Mux197.IN65IR[6] => Mux198.IN129IR[6] => Mux199.IN129IR[6] => Mux200.IN257IR[6] => Mux201.IN257IR[6] => Mux202.IN257IR[6] => Mux203.IN129IR[6] => Mux204.IN33IR[6] => Mux205.IN129IR[6] => Mux206.IN65IR[6] => Mux207.IN65IR[6] => Mux208.IN257IR[6] => Mux209.IN65IR[6] => Mux210.IN257IR[6] => Mux211.IN65IR[6] => Mux212.IN257IR[6] => Mux213.IN65IR[6] => Mux214.IN257IR[6] => Mux215.IN257IR[6] => Mux216.IN257IR[6] => Mux217.IN65IR[6] => Mux218.IN129IR[6] => Mux219.IN257IR[6] => Mux220.IN257IR[6] => Mux221.IN65IR[6] => Mux222.IN257IR[6] => Mux223.IN65IR[6] => Mux224.IN65IR[6] => Mux225.IN65IR[6] => Mux226.IN65IR[6] => Mux227.IN257IR[6] => Mux228.IN35IR[6] => Mux229.IN35IR[6] => Mux230.IN35IR[6] => Mux231.IN65IR[6] => Mux232.IN257IR[6] => Mux233.IN257IR[6] => Mux234.IN65IR[6] => Mux235.IN65IR[6] => Mux236.IN33IR[6] => Mux237.IN129IR[6] => Mux238.IN257IR[6] => Mux239.IN257IR[6] => Mux240.IN257IR[6] => Mux241.IN33IR[6] => Mux242.IN65IR[6] => Mux243.IN33IR[6] => Mux244.IN65IR[6] => Equal5.IN4IR[6] => Equal7.IN1IR[7] => Mux61.IN256IR[7] => Mux62.IN151IR[7] => Mux63.IN151IR[7] => Mux64.IN151IR[7] => Mux65.IN256IR[7] => Mux66.IN64IR[7] => Mux67.IN193IR[7] => Mux68.IN193IR[7] => Mux69.IN193IR[7] => Mux70.IN256IR[7] => Mux71.IN256IR[7] => Mux72.IN255IR[7] => Mux73.IN256IR[7] => Mux74.IN256IR[7] => Mux75.IN256IR[7] => Mux76.IN256IR[7] => Mux77.IN256IR[7] => Mux78.IN256IR[7] => Mux79.IN256IR[7] => Mux80.IN256IR[7] => Mux81.IN256IR[7] => Mux82.IN256IR[7] => Mux83.IN256IR[7] => Mux84.IN256IR[7] => Mux85.IN256IR[7] => Mux86.IN256IR[7] => Mux87.IN256IR[7] => Mux88.IN256IR[7] => Mux89.IN248IR[7] => Mux90.IN248IR[7] => Mux91.IN256IR[7] => Mux92.IN256IR[7] => Mux93.IN256IR[7] => Mux94.IN256IR[7] => Mux95.IN256IR[7] => Mux96.IN256IR[7] => Mux97.IN26IR[7] => Mux98.IN26IR[7] => Mux99.IN26IR[7] => Mux100.IN256IR[7] => Mux101.IN256IR[7] => Mux102.IN256IR[7] => Mux103.IN256IR[7] => Mux104.IN256IR[7] => Mux105.IN256IR[7] => Mux106.IN256IR[7] => Mux107.IN256IR[7] => Mux108.IN64IR[7] => Mux109.IN256IR[7] => Mux110.IN256IR[7] => Mux111.IN256IR[7] => Mux112.IN256IR[7] => Mux113.IN32IR[7] => Mux114.IN256IR[7] => Mux115.IN256IR[7] => Mux116.IN256IR[7] => Mux119.IN32IR[7] => Mux120.IN32IR[7] => Mux121.IN32IR[7] => Mux122.IN32IR[7] => Mux123.IN32IR[7] => Mux125.IN32IR[7] => Mux126.IN32IR[7] => Mux127.IN32IR[7] => Mux128.IN32IR[7] => Mux129.IN32IR[7] => Mux130.IN32IR[7] => Mux197.IN64IR[7] => Mux198.IN128IR[7] => Mux199.IN128IR[7] => Mux200.IN256IR[7] => Mux201.IN256IR[7] => Mux202.IN256IR[7] => Mux203.IN128IR[7] => Mux204.IN32IR[7] => Mux205.IN128IR[7] => Mux206.IN64IR[7] => Mux207.IN64IR[7] => Mux208.IN256IR[7] => Mux209.IN64IR[7] => Mux210.IN256IR[7] => Mux211.IN64IR[7] => Mux212.IN256IR[7] => Mux213.IN64IR[7] => Mux214.IN256IR[7] => Mux215.IN256IR[7] => Mux216.IN256IR[7] => Mux217.IN64IR[7] => Mux218.IN128IR[7] => Mux219.IN256IR[7] => Mux220.IN256IR[7] => Mux221.IN64IR[7] => Mux222.IN256IR[7] => Mux223.IN64IR[7] => Mux224.IN64IR[7] => Mux225.IN64IR[7] => Mux226.IN64IR[7] => Mux227.IN256IR[7] => Mux228.IN34IR[7] => Mux229.IN34IR[7] => Mux230.IN34IR[7] => Mux231.IN64IR[7] => Mux232.IN256IR[7] => Mux233.IN256IR[7] => Mux234.IN64IR[7] => Mux235.IN64IR[7] => Mux236.IN32IR[7] => Mux237.IN128IR[7] => Mux238.IN256IR[7] => Mux239.IN256IR[7] => Mux240.IN256IR[7] => Mux241.IN32IR[7] => Mux242.IN64IR[7] => Mux243.IN32IR[7] => Mux244.IN64IR[7] => Equal5.IN3IR[7] => Equal7.IN0ISet[0] => Mux245.IN5ISet[0] => Mux246.IN5ISet[0] => Mux247.IN5ISet[0] => Mux248.IN5ISet[0] => Mux249.IN5ISet[0] => Mux250.IN5ISet[0] => Mux251.IN5ISet[0] => Mux252.IN5ISet[0] => Mux253.IN5ISet[0] => Mux254.IN5ISet[0] => Mux255.IN5ISet[0] => Mux256.IN5ISet[0] => Mux257.IN5ISet[0] => Mux258.IN5ISet[0] => Mux259.IN5ISet[0] => Mux260.IN5ISet[0] => Mux261.IN5ISet[0] => Mux262.IN5ISet[0] => Mux263.IN5ISet[0] => Mux264.IN5ISet[0] => Mux265.IN5ISet[0] => Mux266.IN5ISet[0] => Mux267.IN5ISet[0] => Mux268.IN5ISet[0] => Mux269.IN5ISet[0] => Mux270.IN5ISet[0] => Mux271.IN5ISet[0] => Mux272.IN5ISet[0] => Mux273.IN5ISet[0] => Mux274.IN5ISet[0] => Mux275.IN5ISet[0] => Mux276.IN5ISet[0] => Mux277.IN5ISet[0] => Mux278.IN5ISet[0] => Mux279.IN5ISet[0] => Mux280.IN5ISet[0] => Mux281.IN5ISet[0] => Mux282.IN5ISet[0] => Mux283.IN5ISet[0] => Mux284.IN5ISet[0] => Mux285.IN5ISet[0] => Mux286.IN5ISet[0] => Mux287.IN5ISet[0] => Mux288.IN5ISet[0] => Mux289.IN5ISet[0] => Mux290.IN5ISet[0] => Mux291.IN5ISet[0] => Mux292.IN5ISet[0] => Mux293.IN5ISet[0] => Mux294.IN5ISet[0] => Mux295.IN5ISet[0] => Mux296.IN5ISet[0] => Mux297.IN5ISet[0] => Mux298.IN5ISet[0] => Mux299.IN5ISet[0] => Mux300.IN5ISet[0] => Equal8.IN1ISet[1] => Mux245.IN4ISet[1] => Mux246.IN4ISet[1] => Mux247.IN4ISet[1] => Mux248.IN4ISet[1] => Mux249.IN4ISet[1] => Mux250.IN4ISet[1] => Mux251.IN4ISet[1] => Mux252.IN4ISet[1] => Mux253.IN4ISet[1] => Mux254.IN4ISet[1] => Mux255.IN4ISet[1] => Mux256.IN4ISet[1] => Mux257.IN4ISet[1] => Mux258.IN4ISet[1] => Mux259.IN4ISet[1] => Mux260.IN4ISet[1] => Mux261.IN4ISet[1] => Mux262.IN4ISet[1] => Mux263.IN4ISet[1] => Mux264.IN4ISet[1] => Mux265.IN4ISet[1] => Mux266.IN4ISet[1] => Mux267.IN4ISet[1] => Mux268.IN4ISet[1] => Mux269.IN4ISet[1] => Mux270.IN4ISet[1] => Mux271.IN4ISet[1] => Mux272.IN4ISet[1] => Mux273.IN4ISet[1] => Mux274.IN4ISet[1] => Mux275.IN4ISet[1] => Mux276.IN4ISet[1] => Mux277.IN4ISet[1] => Mux278.IN4ISet[1] => Mux279.IN4ISet[1] => Mux280.IN4ISet[1] => Mux281.IN4ISet[1] => Mux282.IN4ISet[1] => Mux283.IN4ISet[1] => Mux284.IN4ISet[1] => Mux285.IN4ISet[1] => Mux286.IN4ISet[1] => Mux287.IN4ISet[1] => Mux288.IN4ISet[1] => Mux289.IN4ISet[1] => Mux290.IN4ISet[1] => Mux291.IN4ISet[1] => Mux292.IN4ISet[1] => Mux293.IN4ISet[1] => Mux294.IN4ISet[1] => Mux295.IN4ISet[1] => Mux296.IN4ISet[1] => Mux297.IN4ISet[1] => Mux298.IN4ISet[1] => Mux299.IN4ISet[1] => Mux300.IN4ISet[1] => Special_LD.OUTPUTSELECTISet[1] => Special_LD.OUTPUTSELECTISet[1] => Special_LD.OUTPUTSELECTISet[1] => I_BT.OUTPUTSELECTISet[1] => I_BC.OUTPUTSELECTISet[1] => IMode.OUTPUTSELECTISet[1] => IMode.OUTPUTSELECTISet[1] => I_RLD.OUTPUTSELECTISet[1] => I_RRD.OUTPUTSELECTISet[1] => I_RETN.OUTPUTSELECTISet[1] => I_INRC.OUTPUTSELECTISet[1] => I_BTR.OUTPUTSELECTISet[1] => Equal8.IN0MCycle[0] => Mux0.IN10MCycle[0] => Mux1.IN10MCycle[0] => Mux2.IN10MCycle[0] => Mux3.IN10MCycle[0] => Mux4.IN10MCycle[0] => Mux5.IN10MCycle[0] => Mux6.IN10MCycle[0] => Mux7.IN10MCycle[0] => Mux8.IN10MCycle[0] => Mux9.IN10MCycle[0] => Mux10.IN10MCycle[0] => Mux11.IN10MCycle[0] => Mux12.IN10MCycle[0] => Mux13.IN10MCycle[0] => Mux14.IN10MCycle[0] => Mux15.IN10MCycle[0] => Mux16.IN10MCycle[0] => Mux17.IN10MCycle[0] => Mux18.IN10MCycle[0] => Mux19.IN10MCycle[0] => Mux20.IN10MCycle[0] => Mux21.IN10MCycle[0] => Mux22.IN10MCycle[0] => Mux23.IN10MCycle[0] => Mux24.IN10MCycle[0] => Mux25.IN10MCycle[0] => Mux26.IN10MCycle[0] => Mux27.IN10MCycle[0] => Mux28.IN10MCycle[0] => Mux29.IN10MCycle[0] => Mux30.IN10MCycle[0] => Mux31.IN10MCycle[0] => Mux32.IN10MCycle[0] => Mux33.IN10MCycle[0] => Mux34.IN10MCycle[0] => Mux35.IN9MCycle[0] => Mux36.IN10MCycle[0] => Mux37.IN10MCycle[0] => Mux38.IN9MCycle[0] => Mux39.IN10MCycle[0] => Mux40.IN5MCycle[0] => Mux41.IN5MCycle[0] => Mux42.IN5MCycle[0] => Mux43.IN10MCycle[0] => Mux44.IN10MCycle[0] => Mux46.IN10MCycle[0] => Mux47.IN10MCycle[0] => Mux48.IN10MCycle[0] => Mux49.IN10MCycle[0] => Mux50.IN10MCycle[0] => Mux51.IN10MCycle[0] => Mux52.IN10MCycle[0] => Mux53.IN10MCycle[0] => Mux54.IN10MCycle[0] => Mux55.IN10MCycle[0] => Mux56.IN10MCycle[0] => Mux57.IN10MCycle[0] => Mux58.IN10MCycle[0] => Mux59.IN10MCycle[0] => Mux60.IN10MCycle[0] => Mux117.IN10MCycle[0] => Mux118.IN10MCycle[0] => Mux133.IN10MCycle[0] => Mux134.IN10MCycle[0] => Mux135.IN10MCycle[0] => Mux136.IN10MCycle[0] => Mux137.IN10MCycle[0] => Mux138.IN10MCycle[0] => Mux139.IN10MCycle[0] => Mux140.IN10MCycle[0] => Mux141.IN10MCycle[0] => Mux142.IN10MCycle[0] => Mux143.IN10MCycle[0] => Mux144.IN10MCycle[0] => Mux145.IN10MCycle[0] => Mux146.IN10MCycle[0] => Mux147.IN10MCycle[0] => Mux148.IN10MCycle[0] => Mux149.IN10MCycle[0] => Mux150.IN10MCycle[0] => Mux151.IN10MCycle[0] => Mux159.IN10MCycle[0] => Mux160.IN10MCycle[0] => Mux161.IN10MCycle[0] => Mux162.IN10MCycle[0] => Mux163.IN10MCycle[0] => Mux164.IN10MCycle[0] => Mux165.IN10MCycle[0] => Mux168.IN10MCycle[0] => Mux169.IN10MCycle[0] => Mux170.IN10MCycle[0] => Mux171.IN10MCycle[0] => Mux172.IN10MCycle[0] => Mux173.IN10MCycle[0] => Mux174.IN10MCycle[0] => Mux175.IN10MCycle[0] => Mux176.IN10MCycle[0] => Mux177.IN10MCycle[0] => Mux178.IN10MCycle[0] => Mux179.IN10MCycle[0] => Mux180.IN10MCycle[0] => Mux181.IN10MCycle[0] => Mux182.IN10MCycle[0] => Mux183.IN10MCycle[0] => Mux184.IN10MCycle[0] => Mux185.IN10MCycle[0] => Mux186.IN10MCycle[0] => Mux187.IN10MCycle[0] => Mux188.IN10MCycle[0] => Mux189.IN10MCycle[0] => Mux190.IN10MCycle[0] => Mux191.IN10MCycle[0] => Mux192.IN10MCycle[0] => Mux193.IN10MCycle[0] => Mux194.IN10MCycle[0] => Mux195.IN10MCycle[0] => Mux196.IN10MCycle[0] => Equal0.IN2MCycle[0] => Equal1.IN1MCycle[0] => Equal4.IN0MCycle[0] => Equal6.IN2MCycle[1] => Mux0.IN9MCycle[1] => Mux1.IN9MCycle[1] => Mux2.IN9MCycle[1] => Mux3.IN9MCycle[1] => Mux4.IN9MCycle[1] => Mux5.IN9MCycle[1] => Mux6.IN9MCycle[1] => Mux7.IN9MCycle[1] => Mux8.IN9MCycle[1] => Mux9.IN9MCycle[1] => Mux10.IN9MCycle[1] => Mux11.IN9MCycle[1] => Mux12.IN9MCycle[1] => Mux13.IN9MCycle[1] => Mux14.IN9MCycle[1] => Mux15.IN9MCycle[1] => Mux16.IN9MCycle[1] => Mux17.IN9MCycle[1] => Mux18.IN9MCycle[1] => Mux19.IN9MCycle[1] => Mux20.IN9MCycle[1] => Mux21.IN9MCycle[1] => Mux22.IN9MCycle[1] => Mux23.IN9MCycle[1] => Mux24.IN9MCycle[1] => Mux25.IN9MCycle[1] => Mux26.IN9MCycle[1] => Mux27.IN9MCycle[1] => Mux28.IN9MCycle[1] => Mux29.IN9MCycle[1] => Mux30.IN9MCycle[1] => Mux31.IN9MCycle[1] => Mux32.IN9MCycle[1] => Mux33.IN9MCycle[1] => Mux34.IN9MCycle[1] => Mux35.IN8MCycle[1] => Mux36.IN9MCycle[1] => Mux37.IN9MCycle[1] => Mux38.IN8MCycle[1] => Mux39.IN9MCycle[1] => Mux43.IN9MCycle[1] => Mux44.IN9MCycle[1] => Mux46.IN9MCycle[1] => Mux47.IN9MCycle[1] => Mux48.IN9MCycle[1] => Mux49.IN9MCycle[1] => Mux50.IN9MCycle[1] => Mux51.IN9MCycle[1] => Mux52.IN9MCycle[1] => Mux53.IN9MCycle[1] => Mux54.IN9MCycle[1] => Mux55.IN9MCycle[1] => Mux56.IN9MCycle[1] => Mux57.IN9MCycle[1] => Mux58.IN9MCycle[1] => Mux59.IN9MCycle[1] => Mux60.IN9MCycle[1] => Mux117.IN9MCycle[1] => Mux118.IN9MCycle[1] => Mux131.IN5MCycle[1] => Mux132.IN5MCycle[1] => Mux133.IN9MCycle[1] => Mux134.IN9MCycle[1] => Mux135.IN9MCycle[1] => Mux136.IN9MCycle[1] => Mux137.IN9MCycle[1] => Mux138.IN9MCycle[1] => Mux139.IN9MCycle[1] => Mux140.IN9MCycle[1] => Mux141.IN9MCycle[1] => Mux142.IN9MCycle[1] => Mux143.IN9MCycle[1] => Mux144.IN9MCycle[1] => Mux145.IN9MCycle[1] => Mux146.IN9MCycle[1] => Mux147.IN9MCycle[1] => Mux148.IN9MCycle[1] => Mux149.IN9MCycle[1] => Mux150.IN9MCycle[1] => Mux151.IN9MCycle[1] => Mux156.IN5MCycle[1] => Mux157.IN5MCycle[1] => Mux158.IN5MCycle[1] => Mux159.IN9MCycle[1] => Mux160.IN9MCycle[1] => Mux161.IN9MCycle[1] => Mux162.IN9MCycle[1] => Mux163.IN9MCycle[1] => Mux164.IN9MCycle[1] => Mux165.IN9MCycle[1] => Mux166.IN5MCycle[1] => Mux167.IN5MCycle[1] => Mux168.IN9MCycle[1] => Mux169.IN9MCycle[1] => Mux170.IN9MCycle[1] => Mux171.IN9MCycle[1] => Mux172.IN9MCycle[1] => Mux173.IN9MCycle[1] => Mux174.IN9MCycle[1] => Mux175.IN9MCycle[1] => Mux176.IN9MCycle[1] => Mux177.IN9MCycle[1] => Mux178.IN9MCycle[1] => Mux179.IN9MCycle[1] => Mux180.IN9MCycle[1] => Mux181.IN9MCycle[1] => Mux182.IN9MCycle[1] => Mux183.IN9MCycle[1] => Mux184.IN9MCycle[1] => Mux185.IN9MCycle[1] => Mux186.IN9MCycle[1] => Mux187.IN9MCycle[1] => Mux188.IN9MCycle[1] => Mux189.IN9MCycle[1] => Mux190.IN9MCycle[1] => Mux191.IN9MCycle[1] => Mux192.IN9MCycle[1] => Mux193.IN9MCycle[1] => Mux194.IN9MCycle[1] => Mux195.IN9MCycle[1] => Mux196.IN9MCycle[1] => Equal0.IN1MCycle[1] => Equal1.IN2MCycle[1] => Equal4.IN2MCycle[1] => Equal6.IN1MCycle[2] => Mux0.IN8MCycle[2] => Mux1.IN8MCycle[2] => Mux2.IN8MCycle[2] => Mux3.IN8MCycle[2] => Mux4.IN8MCycle[2] => Mux5.IN8MCycle[2] => Mux6.IN8MCycle[2] => Mux7.IN8MCycle[2] => Mux8.IN8MCycle[2] => Mux9.IN8MCycle[2] => Mux10.IN8MCycle[2] => Mux11.IN8MCycle[2] => Mux12.IN8MCycle[2] => Mux13.IN8MCycle[2] => Mux14.IN8MCycle[2] => Mux15.IN8MCycle[2] => Mux16.IN8MCycle[2] => Mux17.IN8MCycle[2] => Mux18.IN8MCycle[2] => Mux19.IN8MCycle[2] => Mux20.IN8MCycle[2] => Mux21.IN8MCycle[2] => Mux22.IN8MCycle[2] => Mux23.IN8MCycle[2] => Mux24.IN8MCycle[2] => Mux25.IN8MCycle[2] => Mux26.IN8MCycle[2] => Mux27.IN8MCycle[2] => Mux28.IN8MCycle[2] => Mux29.IN8MCycle[2] => Mux30.IN8MCycle[2] => Mux31.IN8MCycle[2] => Mux32.IN8MCycle[2] => Mux33.IN8MCycle[2] => Mux34.IN8MCycle[2] => Mux35.IN7MCycle[2] => Mux36.IN8MCycle[2] => Mux37.IN8MCycle[2] => Mux38.IN7MCycle[2] => Mux39.IN8MCycle[2] => Mux40.IN4MCycle[2] => Mux41.IN4MCycle[2] => Mux42.IN4MCycle[2] => Mux43.IN8MCycle[2] => Mux44.IN8MCycle[2] => Mux46.IN8MCycle[2] => Mux47.IN8MCycle[2] => Mux48.IN8MCycle[2] => Mux49.IN8MCycle[2] => Mux50.IN8MCycle[2] => Mux51.IN8MCycle[2] => Mux52.IN8MCycle[2] => Mux53.IN8MCycle[2] => Mux54.IN8MCycle[2] => Mux55.IN8MCycle[2] => Mux56.IN8MCycle[2] => Mux57.IN8MCycle[2] => Mux58.IN8MCycle[2] => Mux59.IN8MCycle[2] => Mux60.IN8MCycle[2] => Mux117.IN8MCycle[2] => Mux118.IN8MCycle[2] => Mux131.IN4MCycle[2] => Mux132.IN4MCycle[2] => Mux133.IN8MCycle[2] => Mux134.IN8MCycle[2] => Mux135.IN8MCycle[2] => Mux136.IN8MCycle[2] => Mux137.IN8MCycle[2] => Mux138.IN8MCycle[2] => Mux139.IN8MCycle[2] => Mux140.IN8MCycle[2] => Mux141.IN8MCycle[2] => Mux142.IN8MCycle[2] => Mux143.IN8MCycle[2] => Mux144.IN8MCycle[2] => Mux145.IN8MCycle[2] => Mux146.IN8MCycle[2] => Mux147.IN8MCycle[2] => Mux148.IN8MCycle[2] => Mux149.IN8MCycle[2] => Mux150.IN8MCycle[2] => Mux151.IN8MCycle[2] => Mux156.IN4MCycle[2] => Mux157.IN4MCycle[2] => Mux158.IN4MCycle[2] => Mux159.IN8MCycle[2] => Mux160.IN8MCycle[2] => Mux161.IN8MCycle[2] => Mux162.IN8MCycle[2] => Mux163.IN8MCycle[2] => Mux164.IN8MCycle[2] => Mux165.IN8MCycle[2] => Mux166.IN4MCycle[2] => Mux167.IN4MCycle[2] => Mux168.IN8MCycle[2] => Mux169.IN8MCycle[2] => Mux170.IN8MCycle[2] => Mux171.IN8MCycle[2] => Mux172.IN8MCycle[2] => Mux173.IN8MCycle[2] => Mux174.IN8MCycle[2] => Mux175.IN8MCycle[2] => Mux176.IN8MCycle[2] => Mux177.IN8MCycle[2] => Mux178.IN8MCycle[2] => Mux179.IN8MCycle[2] => Mux180.IN8MCycle[2] => Mux181.IN8MCycle[2] => Mux182.IN8MCycle[2] => Mux183.IN8MCycle[2] => Mux184.IN8MCycle[2] => Mux185.IN8MCycle[2] => Mux186.IN8MCycle[2] => Mux187.IN8MCycle[2] => Mux188.IN8MCycle[2] => Mux189.IN8MCycle[2] => Mux190.IN8MCycle[2] => Mux191.IN8MCycle[2] => Mux192.IN8MCycle[2] => Mux193.IN8MCycle[2] => Mux194.IN8MCycle[2] => Mux195.IN8MCycle[2] => Mux196.IN8MCycle[2] => Equal0.IN0MCycle[2] => Equal1.IN0MCycle[2] => Equal4.IN1MCycle[2] => Equal6.IN0F[0] => Mux35.IN10F[0] => Mux45.IN10F[0] => Mux45.IN1F[0] => Mux37.IN7F[1] => ~NO_FANOUT~F[2] => Mux45.IN9F[2] => Mux45.IN2F[3] => ~NO_FANOUT~F[4] => ~NO_FANOUT~F[5] => ~NO_FANOUT~F[6] => Mux38.IN10F[6] => Mux45.IN8F[6] => Mux45.IN0F[6] => Mux39.IN7F[7] => Mux45.IN7F[7] => Mux45.IN3NMICycle => MCycles.OUTPUTSELECTNMICycle => TStates.OUTPUTSELECTNMICycle => TStates.OUTPUTSELECTNMICycle => TStates.OUTPUTSELECTNMICycle => IncDec_16.OUTPUTSELECTNMICycle => Set_Addr_To.OUTPUTSELECTNMICycle => Set_BusB_To.OUTPUTSELECTNMICycle => Write.OUTPUTSELECTNMICycle => LDZ.OUTPUTSELECTNMICycle => Inc_PC.OUTPUTSELECTNMICycle => Jump.OUTPUTSELECTNMICycle => Mux72.IN263IntCycle => MCycles.DATAAIntCycle => TStates.OUTPUTSELECTIntCycle => TStates.OUTPUTSELECTIntCycle => TStates.OUTPUTSELECTIntCycle => IncDec_16.OUTPUTSELECTIntCycle => Set_Addr_To.OUTPUTSELECTIntCycle => Set_BusB_To.OUTPUTSELECTIntCycle => Write.OUTPUTSELECTIntCycle => LDZ.OUTPUTSELECTIntCycle => Inc_PC.OUTPUTSELECTIntCycle => Jump.OUTPUTSELECTMCycles[0] <= Mux257.DB_MAX_OUTPUT_PORT_TYPEMCycles[1] <= Mux256.DB_MAX_OUTPUT_PORT_TYPEMCycles[2] <= Mux255.DB_MAX_OUTPUT_PORT_TYPETStates[0] <= TStates.DB_MAX_OUTPUT_PORT_TYPETStates[1] <= TStates.DB_MAX_OUTPUT_PORT_TYPETStates[2] <= TStates.DB_MAX_OUTPUT_PORT_TYPEPrefix[0] <= Mux300.DB_MAX_OUTPUT_PORT_TYPEPrefix[1] <= Mux299.DB_MAX_OUTPUT_PORT_TYPEInc_PC <= Inc_PC.DB_MAX_OUTPUT_PORT_TYPEInc_WZ <= Mux266.DB_MAX_OUTPUT_PORT_TYPEIncDec_16[0] <= Mux274.DB_MAX_OUTPUT_PORT_TYPEIncDec_16[1] <= Mux273.DB_MAX_OUTPUT_PORT_TYPEIncDec_16[2] <= Mux272.DB_MAX_OUTPUT_PORT_TYPEIncDec_16[3] <= Mux271.DB_MAX_OUTPUT_PORT_TYPERead_To_Reg <= Mux254.DB_MAX_OUTPUT_PORT_TYPERead_To_Acc <= Mux263.DB_MAX_OUTPUT_PORT_TYPESet_BusA_To[0] <= Mux253.DB_MAX_OUTPUT_PORT_TYPESet_BusA_To[1] <= Mux252.DB_MAX_OUTPUT_PORT_TYPESet_BusA_To[2] <= Mux251.DB_MAX_OUTPUT_PORT_TYPESet_BusA_To[3] <= Mux250.DB_MAX_OUTPUT_PORT_TYPESet_BusB_To[0] <= Set_BusB_To.DB_MAX_OUTPUT_PORT_TYPESet_BusB_To[1] <= Set_BusB_To.DB_MAX_OUTPUT_PORT_TYPESet_BusB_To[2] <= Set_BusB_To.DB_MAX_OUTPUT_PORT_TYPESet_BusB_To[3] <= Set_BusB_To.DB_MAX_OUTPUT_PORT_TYPEALU_Op[0] <= Mux283.DB_MAX_OUTPUT_PORT_TYPEALU_Op[1] <= Mux282.DB_MAX_OUTPUT_PORT_TYPEALU_Op[2] <= Mux281.DB_MAX_OUTPUT_PORT_TYPEALU_Op[3] <= Mux280.DB_MAX_OUTPUT_PORT_TYPESave_ALU <= Mux278.DB_MAX_OUTPUT_PORT_TYPEPreserveC <= Mux279.DB_MAX_OUTPUT_PORT_TYPEArith16 <= Mux292.DB_MAX_OUTPUT_PORT_TYPESet_Addr_To[0] <= Set_Addr_To.DB_MAX_OUTPUT_PORT_TYPESet_Addr_To[1] <= Set_Addr_To.DB_MAX_OUTPUT_PORT_TYPESet_Addr_To[2] <= Set_Addr_To.DB_MAX_OUTPUT_PORT_TYPEIORQ <= Mux298.DB_MAX_OUTPUT_PORT_TYPEJump <= Mux287.DB_MAX_OUTPUT_PORT_TYPEJumpE <= Mux293.DB_MAX_OUTPUT_PORT_TYPEJumpXY <= Mux294.DB_MAX_OUTPUT_PORT_TYPECall <= Mux296.DB_MAX_OUTPUT_PORT_TYPERstP <= Mux297.DB_MAX_OUTPUT_PORT_TYPELDZ <= Mux264.DB_MAX_OUTPUT_PORT_TYPELDW <= Mux265.DB_MAX_OUTPUT_PORT_TYPELDSPHL <= Mux270.DB_MAX_OUTPUT_PORT_TYPESpecial_LD[0] <= Special_LD.DB_MAX_OUTPUT_PORT_TYPESpecial_LD[1] <= Special_LD.DB_MAX_OUTPUT_PORT_TYPESpecial_LD[2] <= Special_LD.DB_MAX_OUTPUT_PORT_TYPEExchangeDH <= Mux275.DB_MAX_OUTPUT_PORT_TYPEExchangeRp <= Mux249.DB_MAX_OUTPUT_PORT_TYPEExchangeAF <= Mux276.DB_MAX_OUTPUT_PORT_TYPEExchangeRS <= Mux277.DB_MAX_OUTPUT_PORT_TYPEI_DJNZ <= Mux295.DB_MAX_OUTPUT_PORT_TYPEI_CPL <= Mux284.DB_MAX_OUTPUT_PORT_TYPEI_CCF <= Mux285.DB_MAX_OUTPUT_PORT_TYPEI_SCF <= Mux286.DB_MAX_OUTPUT_PORT_TYPEI_RETN <= I_RETN.DB_MAX_OUTPUT_PORT_TYPEI_BT <= I_BT.DB_MAX_OUTPUT_PORT_TYPEI_BC <= I_BC.DB_MAX_OUTPUT_PORT_TYPEI_BTR <= I_BTR.DB_MAX_OUTPUT_PORT_TYPEI_RLD <= I_RLD.DB_MAX_OUTPUT_PORT_TYPEI_RRD <= I_RRD.DB_MAX_OUTPUT_PORT_TYPEI_INRC <= I_INRC.DB_MAX_OUTPUT_PORT_TYPESetDI <= Mux289.DB_MAX_OUTPUT_PORT_TYPESetEI <= Mux290.DB_MAX_OUTPUT_PORT_TYPEIMode[0] <= IMode.DB_MAX_OUTPUT_PORT_TYPEIMode[1] <= IMode.DB_MAX_OUTPUT_PORT_TYPEHalt <= Mux288.DB_MAX_OUTPUT_PORT_TYPENoRead <= NoRead.DB_MAX_OUTPUT_PORT_TYPEWrite <= Mux262.DB_MAX_OUTPUT_PORT_TYPE|Z80SOC|T80se:z80_inst|T80:u0|T80_ALU:aluArith16 => F_Out.OUTPUTSELECTArith16 => F_Out.OUTPUTSELECTArith16 => F_Out.OUTPUTSELECTZ16 => F_Out.OUTPUTSELECTALU_Op[0] => UseCarry.IN0ALU_Op[0] => Mux8.IN5ALU_Op[0] => Mux9.IN5ALU_Op[0] => Mux10.IN5ALU_Op[0] => Mux11.IN5ALU_Op[0] => Mux12.IN5ALU_Op[0] => Mux13.IN5ALU_Op[0] => Mux14.IN5ALU_Op[0] => Mux15.IN5ALU_Op[0] => Mux16.IN8ALU_Op[0] => Mux17.IN2ALU_Op[0] => Mux18.IN10ALU_Op[0] => Mux19.IN8ALU_Op[0] => Mux20.IN10ALU_Op[0] => Q_t.OUTPUTSELECTALU_Op[0] => Q_t.OUTPUTSELECTALU_Op[0] => Q_t.OUTPUTSELECTALU_Op[0] => Q_t.OUTPUTSELECTALU_Op[0] => Mux23.IN13ALU_Op[0] => Mux24.IN16ALU_Op[0] => Mux25.IN13ALU_Op[0] => Mux26.IN16ALU_Op[0] => Mux27.IN15ALU_Op[0] => Mux28.IN16ALU_Op[0] => Mux29.IN15ALU_Op[0] => Mux30.IN13ALU_Op[0] => Mux31.IN16ALU_Op[0] => Mux32.IN16ALU_Op[0] => Mux33.IN16ALU_Op[0] => Mux34.IN16ALU_Op[0] => Mux35.IN18ALU_Op[0] => Mux36.IN18ALU_Op[0] => Mux37.IN18ALU_Op[0] => Mux38.IN18ALU_Op[0] => Equal0.IN2ALU_Op[1] => comb.IN1ALU_Op[1] => B_i.OUTPUTSELECTALU_Op[1] => B_i.OUTPUTSELECTALU_Op[1] => B_i.OUTPUTSELECTALU_Op[1] => B_i.OUTPUTSELECTALU_Op[1] => B_i.OUTPUTSELECTALU_Op[1] => B_i.OUTPUTSELECTALU_Op[1] => B_i.OUTPUTSELECTALU_Op[1] => B_i.OUTPUTSELECTALU_Op[1] => Mux8.IN4ALU_Op[1] => Mux9.IN4ALU_Op[1] => Mux10.IN4ALU_Op[1] => Mux11.IN4ALU_Op[1] => Mux12.IN4ALU_Op[1] => Mux13.IN4ALU_Op[1] => Mux14.IN4ALU_Op[1] => Mux15.IN4ALU_Op[1] => Mux16.IN7ALU_Op[1] => Mux17.IN1ALU_Op[1] => Mux18.IN9ALU_Op[1] => Mux19.IN7ALU_Op[1] => Mux20.IN9ALU_Op[1] => Mux23.IN12ALU_Op[1] => Mux24.IN15ALU_Op[1] => Mux25.IN12ALU_Op[1] => Mux26.IN15ALU_Op[1] => Mux27.IN14ALU_Op[1] => Mux28.IN15ALU_Op[1] => Mux29.IN14ALU_Op[1] => Mux30.IN12ALU_Op[1] => Mux31.IN15ALU_Op[1] => Mux32.IN15ALU_Op[1] => Mux33.IN15ALU_Op[1] => Mux34.IN15ALU_Op[1] => Mux35.IN17ALU_Op[1] => Mux36.IN17ALU_Op[1] => Mux37.IN17ALU_Op[1] => Mux38.IN17ALU_Op[1] => Equal0.IN1ALU_Op[2] => Mux8.IN3ALU_Op[2] => Mux9.IN3ALU_Op[2] => Mux10.IN3ALU_Op[2] => Mux11.IN3ALU_Op[2] => Mux12.IN3ALU_Op[2] => Mux13.IN3ALU_Op[2] => Mux14.IN3ALU_Op[2] => Mux15.IN3ALU_Op[2] => Mux16.IN6ALU_Op[2] => Mux17.IN0ALU_Op[2] => Mux18.IN8ALU_Op[2] => Mux19.IN6ALU_Op[2] => Mux20.IN8ALU_Op[2] => Mux23.IN11ALU_Op[2] => Mux24.IN14ALU_Op[2] => Mux25.IN11ALU_Op[2] => Mux26.IN14ALU_Op[2] => Mux27.IN13ALU_Op[2] => Mux28.IN14ALU_Op[2] => Mux29.IN13ALU_Op[2] => Mux30.IN11ALU_Op[2] => Mux31.IN14ALU_Op[2] => Mux32.IN14ALU_Op[2] => Mux33.IN14ALU_Op[2] => Mux34.IN14ALU_Op[2] => Mux35.IN16ALU_Op[2] => Mux36.IN16ALU_Op[2] => Mux37.IN16ALU_Op[2] => Mux38.IN16ALU_Op[2] => UseCarry.IN1ALU_Op[2] => Equal0.IN0ALU_Op[3] => Mux23.IN10ALU_Op[3] => Mux24.IN13ALU_Op[3] => Mux25.IN10ALU_Op[3] => Mux26.IN13ALU_Op[3] => Mux27.IN12ALU_Op[3] => Mux28.IN13ALU_Op[3] => Mux29.IN12ALU_Op[3] => Mux30.IN10ALU_Op[3] => Mux31.IN13ALU_Op[3] => Mux32.IN13ALU_Op[3] => Mux33.IN13ALU_Op[3] => Mux34.IN13ALU_Op[3] => Mux35.IN15ALU_Op[3] => Mux36.IN15ALU_Op[3] => Mux37.IN15ALU_Op[3] => Mux38.IN15IR[0] => Equal5.IN0IR[1] => Equal5.IN2IR[2] => Equal5.IN1IR[3] => Mux0.IN10IR[3] => Mux1.IN10IR[3] => Mux2.IN10IR[3] => Mux3.IN10IR[3] => Mux4.IN10IR[3] => Mux5.IN10IR[3] => Mux6.IN10IR[3] => Mux7.IN10IR[3] => Mux21.IN3IR[3] => Q_t.OUTPUTSELECTIR[3] => Q_t.OUTPUTSELECTIR[3] => Q_t.OUTPUTSELECTIR[3] => Q_t.OUTPUTSELECTIR[3] => Q_t.OUTPUTSELECTIR[3] => Q_t.OUTPUTSELECTIR[3] => Mux22.IN4IR[3] => F_Out.OUTPUTSELECTIR[4] => Mux0.IN9IR[4] => Mux1.IN9IR[4] => Mux2.IN9IR[4] => Mux3.IN9IR[4] => Mux4.IN9IR[4] => Mux5.IN9IR[4] => Mux6.IN9IR[4] => Mux7.IN9IR[4] => Mux21.IN2IR[4] => Mux22.IN3IR[5] => Mux0.IN8IR[5] => Mux1.IN8IR[5] => Mux2.IN8IR[5] => Mux3.IN8IR[5] => Mux4.IN8IR[5] => Mux5.IN8IR[5] => Mux6.IN8IR[5] => Mux7.IN8IR[5] => Mux21.IN1IR[5] => Mux22.IN2ISet[0] => Equal7.IN1ISet[1] => Equal7.IN0BusA[0] => Add0.IN10BusA[0] => Q_t.IN0BusA[0] => Q_t.IN0BusA[0] => Q_t.IN0BusA[0] => LessThan1.IN8BusA[0] => LessThan2.IN8BusA[0] => LessThan3.IN16BusA[0] => Equal2.IN8BusA[0] => F_Out.IN1BusA[0] => Mux21.IN9BusA[0] => Q_t.DATAABusA[0] => F_Out.DATABBusA[0] => Mux38.IN19BusA[1] => Add0.IN9BusA[1] => Q_t.IN0BusA[1] => Q_t.IN0BusA[1] => Q_t.IN0BusA[1] => Add3.IN14BusA[1] => DAA_Q.DATAABusA[1] => LessThan1.IN7BusA[1] => LessThan2.IN7BusA[1] => Add5.IN14BusA[1] => DAA_Q.DATAABusA[1] => LessThan3.IN15BusA[1] => Q_t.DATAABusA[1] => Mux22.IN6BusA[1] => Mux22.IN7BusA[1] => Mux22.IN8BusA[1] => Mux22.IN9BusA[2] => Add0.IN8BusA[2] => Q_t.IN0BusA[2] => Q_t.IN0BusA[2] => Q_t.IN0BusA[2] => Add3.IN13BusA[2] => DAA_Q.DATAABusA[2] => LessThan1.IN6BusA[2] => LessThan2.IN6BusA[2] => Add5.IN13BusA[2] => DAA_Q.DATAABusA[2] => LessThan3.IN14BusA[2] => Q_t.DATAABusA[2] => Q_t.DATABBusA[3] => Add0.IN7BusA[3] => Q_t.IN0BusA[3] => Q_t.IN0BusA[3] => Q_t.IN0BusA[3] => Add3.IN12BusA[3] => DAA_Q.DATAABusA[3] => LessThan1.IN5BusA[3] => LessThan2.IN5BusA[3] => Add5.IN12BusA[3] => DAA_Q.DATAABusA[3] => LessThan3.IN13BusA[3] => Q_t.DATAABusA[3] => Q_t.DATABBusA[4] => Add1.IN7BusA[4] => Q_t.IN0BusA[4] => Q_t.IN0BusA[4] => Q_t.IN0BusA[4] => Add3.IN11BusA[4] => DAA_Q.DATAABusA[4] => Add5.IN11BusA[4] => DAA_Q.DATAABusA[4] => LessThan3.IN12BusA[4] => F_Out.IN1BusA[4] => Q_t.DATAABusA[4] => Q_t.DATABBusA[4] => Mux34.IN17BusA[4] => Mux34.IN18BusA[4] => Equal3.IN3BusA[5] => Add1.IN6BusA[5] => Q_t.IN0BusA[5] => Q_t.IN0BusA[5] => Q_t.IN0BusA[5] => Add3.IN10BusA[5] => DAA_Q.DATAABusA[5] => Add5.IN10BusA[5] => DAA_Q.DATAABusA[5] => LessThan3.IN11BusA[5] => F_Out.IN1BusA[5] => Q_t.DATAABusA[5] => Q_t.DATABBusA[5] => Mux25.IN14BusA[5] => Mux25.IN15BusA[5] => Mux33.IN17BusA[5] => Mux33.IN18BusA[5] => Equal3.IN2BusA[6] => Add1.IN5BusA[6] => Q_t.IN0BusA[6] => Q_t.IN0BusA[6] => Q_t.IN0BusA[6] => Add3.IN9BusA[6] => DAA_Q.DATAABusA[6] => Add5.IN9BusA[6] => DAA_Q.DATAABusA[6] => LessThan3.IN10BusA[6] => F_Out.IN1BusA[6] => Mux21.IN5BusA[6] => Mux21.IN6BusA[6] => Mux21.IN7BusA[6] => Mux21.IN8BusA[6] => Q_t.DATABBusA[6] => Mux32.IN17BusA[6] => Mux32.IN18BusA[6] => Equal3.IN1BusA[7] => Add2.IN3BusA[7] => Q_t.IN0BusA[7] => Q_t.IN0BusA[7] => Q_t.IN0BusA[7] => Add3.IN8BusA[7] => DAA_Q.DATAABusA[7] => Add5.IN8BusA[7] => DAA_Q.DATAABusA[7] => LessThan3.IN9BusA[7] => F_Out.IN1BusA[7] => Mux21.IN4BusA[7] => Q_t.DATABBusA[7] => Mux22.IN5BusA[7] => F_Out.DATAABusA[7] => Mux23.IN14BusA[7] => Mux23.IN15BusA[7] => Mux31.IN17BusA[7] => Mux31.IN18BusA[7] => Equal3.IN0BusB[0] => B_i.DATAABusB[0] => Q_t.IN1BusB[0] => Q_t.IN1BusB[0] => Q_t.IN1BusB[0] => Q_t.DATAABusB[0] => Q_t.IN1BusB[0] => Q_t.IN1BusB[0] => Q_t.IN1BusB[0] => B_i.DATABBusB[1] => B_i.DATAABusB[1] => Q_t.IN1BusB[1] => Q_t.IN1BusB[1] => Q_t.IN1BusB[1] => Q_t.DATAABusB[1] => Q_t.IN1BusB[1] => Q_t.IN1BusB[1] => Q_t.IN1BusB[1] => B_i.DATABBusB[2] => B_i.DATAABusB[2] => Q_t.IN1BusB[2] => Q_t.IN1BusB[2] => Q_t.IN1BusB[2] => Q_t.DATAABusB[2] => Q_t.IN1BusB[2] => Q_t.IN1BusB[2] => Q_t.IN1BusB[2] => B_i.DATABBusB[3] => B_i.DATAABusB[3] => Q_t.IN1BusB[3] => Q_t.IN1BusB[3] => Q_t.IN1BusB[3] => F_Out.DATABBusB[3] => Q_t.DATAABusB[3] => Q_t.IN1BusB[3] => F_Out.DATABBusB[3] => Q_t.IN1BusB[3] => Q_t.IN1BusB[3] => B_i.DATABBusB[4] => B_i.DATAABusB[4] => Q_t.IN1BusB[4] => Q_t.IN1BusB[4] => Q_t.IN1BusB[4] => Q_t.DATABBusB[4] => Q_t.IN1BusB[4] => Q_t.IN1BusB[4] => Q_t.IN1BusB[4] => B_i.DATABBusB[5] => B_i.DATAABusB[5] => Q_t.IN1BusB[5] => Q_t.IN1BusB[5] => Q_t.IN1BusB[5] => F_Out.DATABBusB[5] => Q_t.DATABBusB[5] => Q_t.IN1BusB[5] => F_Out.DATABBusB[5] => Q_t.IN1BusB[5] => Q_t.IN1BusB[5] => B_i.DATABBusB[6] => B_i.DATAABusB[6] => Q_t.IN1BusB[6] => Q_t.IN1BusB[6] => Q_t.IN1BusB[6] => Q_t.DATABBusB[6] => Q_t.IN1BusB[6] => Q_t.IN1BusB[6] => Q_t.IN1BusB[6] => B_i.DATABBusB[7] => B_i.DATAABusB[7] => Q_t.IN1BusB[7] => Q_t.IN1BusB[7] => Q_t.IN1BusB[7] => Q_t.DATABBusB[7] => Q_t.IN1BusB[7] => Q_t.IN1BusB[7] => Q_t.IN1BusB[7] => B_i.DATABF_In[0] => comb.IN1F_In[0] => process_1.IN1F_In[0] => process_1.IN1F_In[0] => F_Out.IN1F_In[0] => Mux21.IN10F_In[0] => Mux22.IN10F_In[0] => Mux30.IN14F_In[0] => Mux30.IN15F_In[0] => Mux30.IN16F_In[0] => Mux30.IN17F_In[0] => Mux30.IN18F_In[0] => Mux30.IN19F_In[1] => Mux29.IN16F_In[1] => Mux29.IN17F_In[1] => Mux29.IN18F_In[1] => Mux29.IN19F_In[1] => F_Out.OUTPUTSELECTF_In[1] => DAA_Q[8].OUTPUTSELECTF_In[1] => DAA_Q[7].OUTPUTSELECTF_In[1] => DAA_Q[6].OUTPUTSELECTF_In[1] => DAA_Q[5].OUTPUTSELECTF_In[1] => DAA_Q[4].OUTPUTSELECTF_In[1] => DAA_Q[3].OUTPUTSELECTF_In[1] => DAA_Q[2].OUTPUTSELECTF_In[1] => DAA_Q[1].OUTPUTSELECTF_In[2] => Mux17.IN3F_In[2] => Mux17.IN4F_In[2] => Mux17.IN5F_In[2] => F_Out.DATABF_In[2] => F_Out.DATABF_In[2] => Mux28.IN17F_In[2] => Mux28.IN18F_In[2] => Mux28.IN19F_In[3] => Mux27.IN16F_In[3] => Mux27.IN17F_In[3] => Mux27.IN18F_In[4] => F_Out.DATAAF_In[4] => process_1.IN1F_In[4] => F_Out.DATAAF_In[4] => F_Out.DATAAF_In[4] => Mux26.IN17F_In[4] => Mux26.IN18F_In[4] => Mux26.IN19F_In[5] => Mux25.IN16F_In[5] => Mux25.IN17F_In[5] => Mux25.IN18F_In[6] => F_Out.DATABF_In[6] => F_Out.DATABF_In[6] => F_Out.DATABF_In[6] => Mux24.IN17F_In[6] => Mux24.IN18F_In[6] => Mux24.IN19F_In[7] => F_Out.DATABF_In[7] => F_Out.DATABF_In[7] => Mux23.IN16F_In[7] => Mux23.IN17F_In[7] => Mux23.IN18Q[0] <= Mux38.DB_MAX_OUTPUT_PORT_TYPEQ[1] <= Mux37.DB_MAX_OUTPUT_PORT_TYPEQ[2] <= Mux36.DB_MAX_OUTPUT_PORT_TYPEQ[3] <= Mux35.DB_MAX_OUTPUT_PORT_TYPEQ[4] <= Mux34.DB_MAX_OUTPUT_PORT_TYPEQ[5] <= Mux33.DB_MAX_OUTPUT_PORT_TYPEQ[6] <= Mux32.DB_MAX_OUTPUT_PORT_TYPEQ[7] <= Mux31.DB_MAX_OUTPUT_PORT_TYPEF_Out[0] <= Mux30.DB_MAX_OUTPUT_PORT_TYPEF_Out[1] <= Mux29.DB_MAX_OUTPUT_PORT_TYPEF_Out[2] <= Mux28.DB_MAX_OUTPUT_PORT_TYPEF_Out[3] <= Mux27.DB_MAX_OUTPUT_PORT_TYPEF_Out[4] <= Mux26.DB_MAX_OUTPUT_PORT_TYPEF_Out[5] <= Mux25.DB_MAX_OUTPUT_PORT_TYPEF_Out[6] <= Mux24.DB_MAX_OUTPUT_PORT_TYPEF_Out[7] <= Mux23.DB_MAX_OUTPUT_PORT_TYPE|Z80SOC|T80se:z80_inst|T80:u0|T80_Reg:RegsClk => RegsL[7][0].CLKClk => RegsL[7][1].CLKClk => RegsL[7][2].CLKClk => RegsL[7][3].CLKClk => RegsL[7][4].CLKClk => RegsL[7][5].CLKClk => RegsL[7][6].CLKClk => RegsL[7][7].CLKClk => RegsL[6][0].CLKClk => RegsL[6][1].CLKClk => RegsL[6][2].CLKClk => RegsL[6][3].CLKClk => RegsL[6][4].CLKClk => RegsL[6][5].CLKClk => RegsL[6][6].CLKClk => RegsL[6][7].CLKClk => RegsL[5][0].CLKClk => RegsL[5][1].CLKClk => RegsL[5][2].CLKClk => RegsL[5][3].CLKClk => RegsL[5][4].CLKClk => RegsL[5][5].CLKClk => RegsL[5][6].CLKClk => RegsL[5][7].CLKClk => RegsL[4][0].CLKClk => RegsL[4][1].CLKClk => RegsL[4][2].CLKClk => RegsL[4][3].CLKClk => RegsL[4][4].CLKClk => RegsL[4][5].CLKClk => RegsL[4][6].CLKClk => RegsL[4][7].CLKClk => RegsL[3][0].CLKClk => RegsL[3][1].CLKClk => RegsL[3][2].CLKClk => RegsL[3][3].CLKClk => RegsL[3][4].CLKClk => RegsL[3][5].CLKClk => RegsL[3][6].CLKClk => RegsL[3][7].CLKClk => RegsL[2][0].CLKClk => RegsL[2][1].CLKClk => RegsL[2][2].CLKClk => RegsL[2][3].CLKClk => RegsL[2][4].CLKClk => RegsL[2][5].CLKClk => RegsL[2][6].CLKClk => RegsL[2][7].CLKClk => RegsL[1][0].CLKClk => RegsL[1][1].CLKClk => RegsL[1][2].CLKClk => RegsL[1][3].CLKClk => RegsL[1][4].CLKClk => RegsL[1][5].CLKClk => RegsL[1][6].CLKClk => RegsL[1][7].CLKClk => RegsL[0][0].CLKClk => RegsL[0][1].CLKClk => RegsL[0][2].CLKClk => RegsL[0][3].CLKClk => RegsL[0][4].CLKClk => RegsL[0][5].CLKClk => RegsL[0][6].CLKClk => RegsL[0][7].CLKClk => RegsH[7][0].CLKClk => RegsH[7][1].CLKClk => RegsH[7][2].CLKClk => RegsH[7][3].CLKClk => RegsH[7][4].CLKClk => RegsH[7][5].CLKClk => RegsH[7][6].CLKClk => RegsH[7][7].CLKClk => RegsH[6][0].CLKClk => RegsH[6][1].CLKClk => RegsH[6][2].CLKClk => RegsH[6][3].CLKClk => RegsH[6][4].CLKClk => RegsH[6][5].CLKClk => RegsH[6][6].CLKClk => RegsH[6][7].CLKClk => RegsH[5][0].CLKClk => RegsH[5][1].CLKClk => RegsH[5][2].CLKClk => RegsH[5][3].CLKClk => RegsH[5][4].CLKClk => RegsH[5][5].CLKClk => RegsH[5][6].CLKClk => RegsH[5][7].CLKClk => RegsH[4][0].CLKClk => RegsH[4][1].CLKClk => RegsH[4][2].CLKClk => RegsH[4][3].CLKClk => RegsH[4][4].CLKClk => RegsH[4][5].CLKClk => RegsH[4][6].CLKClk => RegsH[4][7].CLKClk => RegsH[3][0].CLKClk => RegsH[3][1].CLKClk => RegsH[3][2].CLKClk => RegsH[3][3].CLKClk => RegsH[3][4].CLKClk => RegsH[3][5].CLKClk => RegsH[3][6].CLKClk => RegsH[3][7].CLKClk => RegsH[2][0].CLKClk => RegsH[2][1].CLKClk => RegsH[2][2].CLKClk => RegsH[2][3].CLKClk => RegsH[2][4].CLKClk => RegsH[2][5].CLKClk => RegsH[2][6].CLKClk => RegsH[2][7].CLKClk => RegsH[1][0].CLKClk => RegsH[1][1].CLKClk => RegsH[1][2].CLKClk => RegsH[1][3].CLKClk => RegsH[1][4].CLKClk => RegsH[1][5].CLKClk => RegsH[1][6].CLKClk => RegsH[1][7].CLKClk => RegsH[0][0].CLKClk => RegsH[0][1].CLKClk => RegsH[0][2].CLKClk => RegsH[0][3].CLKClk => RegsH[0][4].CLKClk => RegsH[0][5].CLKClk => RegsH[0][6].CLKClk => RegsH[0][7].CLKCEN => RegsL[7][0].ENACEN => RegsL[7][1].ENACEN => RegsL[7][2].ENACEN => RegsL[7][3].ENACEN => RegsL[7][4].ENACEN => RegsL[7][5].ENACEN => RegsL[7][6].ENACEN => RegsL[7][7].ENACEN => RegsL[6][0].ENACEN => RegsL[6][1].ENACEN => RegsL[6][2].ENACEN => RegsL[6][3].ENACEN => RegsL[6][4].ENACEN => RegsL[6][5].ENACEN => RegsL[6][6].ENACEN => RegsL[6][7].ENACEN => RegsL[5][0].ENACEN => RegsL[5][1].ENACEN => RegsL[5][2].ENACEN => RegsL[5][3].ENACEN => RegsL[5][4].ENACEN => RegsL[5][5].ENACEN => RegsL[5][6].ENACEN => RegsL[5][7].ENACEN => RegsL[4][0].ENACEN => RegsL[4][1].ENACEN => RegsL[4][2].ENACEN => RegsL[4][3].ENACEN => RegsL[4][4].ENACEN => RegsL[4][5].ENACEN => RegsL[4][6].ENACEN => RegsL[4][7].ENACEN => RegsL[3][0].ENACEN => RegsL[3][1].ENACEN => RegsL[3][2].ENACEN => RegsL[3][3].ENACEN => RegsL[3][4].ENACEN => RegsL[3][5].ENACEN => RegsL[3][6].ENACEN => RegsL[3][7].ENACEN => RegsL[2][0].ENACEN => RegsL[2][1].ENACEN => RegsL[2][2].ENACEN => RegsL[2][3].ENACEN => RegsL[2][4].ENACEN => RegsL[2][5].ENACEN => RegsL[2][6].ENACEN => RegsL[2][7].ENACEN => RegsL[1][0].ENACEN => RegsL[1][1].ENACEN => RegsL[1][2].ENACEN => RegsL[1][3].ENACEN => RegsL[1][4].ENACEN => RegsL[1][5].ENACEN => RegsL[1][6].ENACEN => RegsL[1][7].ENACEN => RegsL[0][0].ENACEN => RegsL[0][1].ENACEN => RegsL[0][2].ENACEN => RegsL[0][3].ENACEN => RegsL[0][4].ENACEN => RegsL[0][5].ENACEN => RegsL[0][6].ENACEN => RegsL[0][7].ENACEN => RegsH[7][0].ENACEN => RegsH[7][1].ENACEN => RegsH[7][2].ENACEN => RegsH[7][3].ENACEN => RegsH[7][4].ENACEN => RegsH[7][5].ENACEN => RegsH[7][6].ENACEN => RegsH[7][7].ENACEN => RegsH[6][0].ENACEN => RegsH[6][1].ENACEN => RegsH[6][2].ENACEN => RegsH[6][3].ENACEN => RegsH[6][4].ENACEN => RegsH[6][5].ENACEN => RegsH[6][6].ENACEN => RegsH[6][7].ENACEN => RegsH[5][0].ENACEN => RegsH[5][1].ENACEN => RegsH[5][2].ENACEN => RegsH[5][3].ENACEN => RegsH[5][4].ENACEN => RegsH[5][5].ENACEN => RegsH[5][6].ENACEN => RegsH[5][7].ENACEN => RegsH[4][0].ENACEN => RegsH[4][1].ENACEN => RegsH[4][2].ENACEN => RegsH[4][3].ENACEN => RegsH[4][4].ENACEN => RegsH[4][5].ENACEN => RegsH[4][6].ENACEN => RegsH[4][7].ENACEN => RegsH[3][0].ENACEN => RegsH[3][1].ENACEN => RegsH[3][2].ENACEN => RegsH[3][3].ENACEN => RegsH[3][4].ENACEN => RegsH[3][5].ENACEN => RegsH[3][6].ENACEN => RegsH[3][7].ENACEN => RegsH[2][0].ENACEN => RegsH[2][1].ENACEN => RegsH[2][2].ENACEN => RegsH[2][3].ENACEN => RegsH[2][4].ENACEN => RegsH[2][5].ENACEN => RegsH[2][6].ENACEN => RegsH[2][7].ENACEN => RegsH[1][0].ENACEN => RegsH[1][1].ENACEN => RegsH[1][2].ENACEN => RegsH[1][3].ENACEN => RegsH[1][4].ENACEN => RegsH[1][5].ENACEN => RegsH[1][6].ENACEN => RegsH[1][7].ENACEN => RegsH[0][0].ENACEN => RegsH[0][1].ENACEN => RegsH[0][2].ENACEN => RegsH[0][3].ENACEN => RegsH[0][4].ENACEN => RegsH[0][5].ENACEN => RegsH[0][6].ENACEN => RegsH[0][7].ENAWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEH => RegsH.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTWEL => RegsL.OUTPUTSELECTAddrA[0] => Decoder0.IN2AddrA[0] => Mux0.IN2AddrA[0] => Mux1.IN2AddrA[0] => Mux2.IN2AddrA[0] => Mux3.IN2AddrA[0] => Mux4.IN2AddrA[0] => Mux5.IN2AddrA[0] => Mux6.IN2AddrA[0] => Mux7.IN2AddrA[0] => Mux8.IN2AddrA[0] => Mux9.IN2AddrA[0] => Mux10.IN2AddrA[0] => Mux11.IN2AddrA[0] => Mux12.IN2AddrA[0] => Mux13.IN2AddrA[0] => Mux14.IN2AddrA[0] => Mux15.IN2AddrA[1] => Decoder0.IN1AddrA[1] => Mux0.IN1AddrA[1] => Mux1.IN1AddrA[1] => Mux2.IN1AddrA[1] => Mux3.IN1AddrA[1] => Mux4.IN1AddrA[1] => Mux5.IN1AddrA[1] => Mux6.IN1AddrA[1] => Mux7.IN1AddrA[1] => Mux8.IN1AddrA[1] => Mux9.IN1AddrA[1] => Mux10.IN1AddrA[1] => Mux11.IN1AddrA[1] => Mux12.IN1AddrA[1] => Mux13.IN1AddrA[1] => Mux14.IN1AddrA[1] => Mux15.IN1AddrA[2] => Decoder0.IN0AddrA[2] => Mux0.IN0AddrA[2] => Mux1.IN0AddrA[2] => Mux2.IN0AddrA[2] => Mux3.IN0AddrA[2] => Mux4.IN0AddrA[2] => Mux5.IN0AddrA[2] => Mux6.IN0AddrA[2] => Mux7.IN0AddrA[2] => Mux8.IN0AddrA[2] => Mux9.IN0AddrA[2] => Mux10.IN0AddrA[2] => Mux11.IN0AddrA[2] => Mux12.IN0AddrA[2] => Mux13.IN0AddrA[2] => Mux14.IN0AddrA[2] => Mux15.IN0AddrB[0] => Mux16.IN2AddrB[0] => Mux17.IN2AddrB[0] => Mux18.IN2AddrB[0] => Mux19.IN2AddrB[0] => Mux20.IN2AddrB[0] => Mux21.IN2AddrB[0] => Mux22.IN2AddrB[0] => Mux23.IN2AddrB[0] => Mux24.IN2AddrB[0] => Mux25.IN2AddrB[0] => Mux26.IN2AddrB[0] => Mux27.IN2AddrB[0] => Mux28.IN2AddrB[0] => Mux29.IN2AddrB[0] => Mux30.IN2AddrB[0] => Mux31.IN2AddrB[1] => Mux16.IN1AddrB[1] => Mux17.IN1AddrB[1] => Mux18.IN1AddrB[1] => Mux19.IN1AddrB[1] => Mux20.IN1AddrB[1] => Mux21.IN1AddrB[1] => Mux22.IN1AddrB[1] => Mux23.IN1AddrB[1] => Mux24.IN1AddrB[1] => Mux25.IN1AddrB[1] => Mux26.IN1AddrB[1] => Mux27.IN1AddrB[1] => Mux28.IN1AddrB[1] => Mux29.IN1AddrB[1] => Mux30.IN1AddrB[1] => Mux31.IN1AddrB[2] => Mux16.IN0AddrB[2] => Mux17.IN0AddrB[2] => Mux18.IN0AddrB[2] => Mux19.IN0AddrB[2] => Mux20.IN0AddrB[2] => Mux21.IN0AddrB[2] => Mux22.IN0AddrB[2] => Mux23.IN0AddrB[2] => Mux24.IN0AddrB[2] => Mux25.IN0AddrB[2] => Mux26.IN0AddrB[2] => Mux27.IN0AddrB[2] => Mux28.IN0AddrB[2] => Mux29.IN0AddrB[2] => Mux30.IN0AddrB[2] => Mux31.IN0AddrC[0] => Mux32.IN2AddrC[0] => Mux33.IN2AddrC[0] => Mux34.IN2AddrC[0] => Mux35.IN2AddrC[0] => Mux36.IN2AddrC[0] => Mux37.IN2AddrC[0] => Mux38.IN2AddrC[0] => Mux39.IN2AddrC[0] => Mux40.IN2AddrC[0] => Mux41.IN2AddrC[0] => Mux42.IN2AddrC[0] => Mux43.IN2AddrC[0] => Mux44.IN2AddrC[0] => Mux45.IN2AddrC[0] => Mux46.IN2AddrC[0] => Mux47.IN2AddrC[1] => Mux32.IN1AddrC[1] => Mux33.IN1AddrC[1] => Mux34.IN1AddrC[1] => Mux35.IN1AddrC[1] => Mux36.IN1AddrC[1] => Mux37.IN1AddrC[1] => Mux38.IN1AddrC[1] => Mux39.IN1AddrC[1] => Mux40.IN1AddrC[1] => Mux41.IN1AddrC[1] => Mux42.IN1AddrC[1] => Mux43.IN1AddrC[1] => Mux44.IN1AddrC[1] => Mux45.IN1AddrC[1] => Mux46.IN1AddrC[1] => Mux47.IN1AddrC[2] => Mux32.IN0AddrC[2] => Mux33.IN0AddrC[2] => Mux34.IN0AddrC[2] => Mux35.IN0AddrC[2] => Mux36.IN0AddrC[2] => Mux37.IN0AddrC[2] => Mux38.IN0AddrC[2] => Mux39.IN0AddrC[2] => Mux40.IN0AddrC[2] => Mux41.IN0AddrC[2] => Mux42.IN0AddrC[2] => Mux43.IN0AddrC[2] => Mux44.IN0AddrC[2] => Mux45.IN0AddrC[2] => Mux46.IN0AddrC[2] => Mux47.IN0DIH[0] => RegsH.DATABDIH[0] => RegsH.DATABDIH[0] => RegsH.DATABDIH[0] => RegsH.DATABDIH[0] => RegsH.DATABDIH[0] => RegsH.DATABDIH[0] => RegsH.DATABDIH[0] => RegsH.DATABDIH[1] => RegsH.DATABDIH[1] => RegsH.DATABDIH[1] => RegsH.DATABDIH[1] => RegsH.DATABDIH[1] => RegsH.DATABDIH[1] => RegsH.DATABDIH[1] => RegsH.DATABDIH[1] => RegsH.DATABDIH[2] => RegsH.DATABDIH[2] => RegsH.DATABDIH[2] => RegsH.DATABDIH[2] => RegsH.DATABDIH[2] => RegsH.DATABDIH[2] => RegsH.DATABDIH[2] => RegsH.DATABDIH[2] => RegsH.DATABDIH[3] => RegsH.DATABDIH[3] => RegsH.DATABDIH[3] => RegsH.DATABDIH[3] => RegsH.DATABDIH[3] => RegsH.DATABDIH[3] => RegsH.DATABDIH[3] => RegsH.DATABDIH[3] => RegsH.DATABDIH[4] => RegsH.DATABDIH[4] => RegsH.DATABDIH[4] => RegsH.DATABDIH[4] => RegsH.DATABDIH[4] => RegsH.DATABDIH[4] => RegsH.DATABDIH[4] => RegsH.DATABDIH[4] => RegsH.DATABDIH[5] => RegsH.DATABDIH[5] => RegsH.DATABDIH[5] => RegsH.DATABDIH[5] => RegsH.DATABDIH[5] => RegsH.DATABDIH[5] => RegsH.DATABDIH[5] => RegsH.DATABDIH[5] => RegsH.DATABDIH[6] => RegsH.DATABDIH[6] => RegsH.DATABDIH[6] => RegsH.DATABDIH[6] => RegsH.DATABDIH[6] => RegsH.DATABDIH[6] => RegsH.DATABDIH[6] => RegsH.DATABDIH[6] => RegsH.DATABDIH[7] => RegsH.DATABDIH[7] => RegsH.DATABDIH[7] => RegsH.DATABDIH[7] => RegsH.DATABDIH[7] => RegsH.DATABDIH[7] => RegsH.DATABDIH[7] => RegsH.DATABDIH[7] => RegsH.DATABDIL[0] => RegsL.DATABDIL[0] => RegsL.DATABDIL[0] => RegsL.DATABDIL[0] => RegsL.DATABDIL[0] => RegsL.DATABDIL[0] => RegsL.DATABDIL[0] => RegsL.DATABDIL[0] => RegsL.DATABDIL[1] => RegsL.DATABDIL[1] => RegsL.DATABDIL[1] => RegsL.DATABDIL[1] => RegsL.DATABDIL[1] => RegsL.DATABDIL[1] => RegsL.DATABDIL[1] => RegsL.DATABDIL[1] => RegsL.DATABDIL[2] => RegsL.DATABDIL[2] => RegsL.DATABDIL[2] => RegsL.DATABDIL[2] => RegsL.DATABDIL[2] => RegsL.DATABDIL[2] => RegsL.DATABDIL[2] => RegsL.DATABDIL[2] => RegsL.DATABDIL[3] => RegsL.DATABDIL[3] => RegsL.DATABDIL[3] => RegsL.DATABDIL[3] => RegsL.DATABDIL[3] => RegsL.DATABDIL[3] => RegsL.DATABDIL[3] => RegsL.DATABDIL[3] => RegsL.DATABDIL[4] => RegsL.DATABDIL[4] => RegsL.DATABDIL[4] => RegsL.DATABDIL[4] => RegsL.DATABDIL[4] => RegsL.DATABDIL[4] => RegsL.DATABDIL[4] => RegsL.DATABDIL[4] => RegsL.DATABDIL[5] => RegsL.DATABDIL[5] => RegsL.DATABDIL[5] => RegsL.DATABDIL[5] => RegsL.DATABDIL[5] => RegsL.DATABDIL[5] => RegsL.DATABDIL[5] => RegsL.DATABDIL[5] => RegsL.DATABDIL[6] => RegsL.DATABDIL[6] => RegsL.DATABDIL[6] => RegsL.DATABDIL[6] => RegsL.DATABDIL[6] => RegsL.DATABDIL[6] => RegsL.DATABDIL[6] => RegsL.DATABDIL[6] => RegsL.DATABDIL[7] => RegsL.DATABDIL[7] => RegsL.DATABDIL[7] => RegsL.DATABDIL[7] => RegsL.DATABDIL[7] => RegsL.DATABDIL[7] => RegsL.DATABDIL[7] => RegsL.DATABDIL[7] => RegsL.DATABDOAH[0] <= Mux7.DB_MAX_OUTPUT_PORT_TYPEDOAH[1] <= Mux6.DB_MAX_OUTPUT_PORT_TYPEDOAH[2] <= Mux5.DB_MAX_OUTPUT_PORT_TYPEDOAH[3] <= Mux4.DB_MAX_OUTPUT_PORT_TYPEDOAH[4] <= Mux3.DB_MAX_OUTPUT_PORT_TYPEDOAH[5] <= Mux2.DB_MAX_OUTPUT_PORT_TYPEDOAH[6] <= Mux1.DB_MAX_OUTPUT_PORT_TYPEDOAH[7] <= Mux0.DB_MAX_OUTPUT_PORT_TYPEDOAL[0] <= Mux15.DB_MAX_OUTPUT_PORT_TYPEDOAL[1] <= Mux14.DB_MAX_OUTPUT_PORT_TYPEDOAL[2] <= Mux13.DB_MAX_OUTPUT_PORT_TYPEDOAL[3] <= Mux12.DB_MAX_OUTPUT_PORT_TYPEDOAL[4] <= Mux11.DB_MAX_OUTPUT_PORT_TYPEDOAL[5] <= Mux10.DB_MAX_OUTPUT_PORT_TYPEDOAL[6] <= Mux9.DB_MAX_OUTPUT_PORT_TYPEDOAL[7] <= Mux8.DB_MAX_OUTPUT_PORT_TYPEDOBH[0] <= Mux23.DB_MAX_OUTPUT_PORT_TYPEDOBH[1] <= Mux22.DB_MAX_OUTPUT_PORT_TYPEDOBH[2] <= Mux21.DB_MAX_OUTPUT_PORT_TYPEDOBH[3] <= Mux20.DB_MAX_OUTPUT_PORT_TYPEDOBH[4] <= Mux19.DB_MAX_OUTPUT_PORT_TYPEDOBH[5] <= Mux18.DB_MAX_OUTPUT_PORT_TYPEDOBH[6] <= Mux17.DB_MAX_OUTPUT_PORT_TYPEDOBH[7] <= Mux16.DB_MAX_OUTPUT_PORT_TYPEDOBL[0] <= Mux31.DB_MAX_OUTPUT_PORT_TYPEDOBL[1] <= Mux30.DB_MAX_OUTPUT_PORT_TYPEDOBL[2] <= Mux29.DB_MAX_OUTPUT_PORT_TYPEDOBL[3] <= Mux28.DB_MAX_OUTPUT_PORT_TYPEDOBL[4] <= Mux27.DB_MAX_OUTPUT_PORT_TYPEDOBL[5] <= Mux26.DB_MAX_OUTPUT_PORT_TYPEDOBL[6] <= Mux25.DB_MAX_OUTPUT_PORT_TYPEDOBL[7] <= Mux24.DB_MAX_OUTPUT_PORT_TYPEDOCH[0] <= Mux39.DB_MAX_OUTPUT_PORT_TYPEDOCH[1] <= Mux38.DB_MAX_OUTPUT_PORT_TYPEDOCH[2] <= Mux37.DB_MAX_OUTPUT_PORT_TYPEDOCH[3] <= Mux36.DB_MAX_OUTPUT_PORT_TYPEDOCH[4] <= Mux35.DB_MAX_OUTPUT_PORT_TYPEDOCH[5] <= Mux34.DB_MAX_OUTPUT_PORT_TYPEDOCH[6] <= Mux33.DB_MAX_OUTPUT_PORT_TYPEDOCH[7] <= Mux32.DB_MAX_OUTPUT_PORT_TYPEDOCL[0] <= Mux47.DB_MAX_OUTPUT_PORT_TYPEDOCL[1] <= Mux46.DB_MAX_OUTPUT_PORT_TYPEDOCL[2] <= Mux45.DB_MAX_OUTPUT_PORT_TYPEDOCL[3] <= Mux44.DB_MAX_OUTPUT_PORT_TYPEDOCL[4] <= Mux43.DB_MAX_OUTPUT_PORT_TYPEDOCL[5] <= Mux42.DB_MAX_OUTPUT_PORT_TYPEDOCL[6] <= Mux41.DB_MAX_OUTPUT_PORT_TYPEDOCL[7] <= Mux40.DB_MAX_OUTPUT_PORT_TYPE|Z80SOC|video:video_instCLOCK_25 => VGA_SYNC:vga_sync_inst.clock_25MhzVRAM_DATA[0] => CRAM_ADDR[3].DATAINVRAM_DATA[1] => CRAM_ADDR[4].DATAINVRAM_DATA[2] => CRAM_ADDR[5].DATAINVRAM_DATA[3] => CRAM_ADDR[6].DATAINVRAM_DATA[4] => CRAM_ADDR[7].DATAINVRAM_DATA[5] => CRAM_ADDR[8].DATAINVRAM_DATA[6] => CRAM_ADDR[9].DATAINVRAM_DATA[7] => CRAM_ADDR[10].DATAINVRAM_ADDR[0] <= VGA_SYNC:vga_sync_inst.pixel_column[3]VRAM_ADDR[1] <= VGA_SYNC:vga_sync_inst.pixel_column[4]VRAM_ADDR[2] <= VGA_SYNC:vga_sync_inst.pixel_column[5]VRAM_ADDR[3] <= VGA_SYNC:vga_sync_inst.pixel_column[6]VRAM_ADDR[4] <= Add1.DB_MAX_OUTPUT_PORT_TYPEVRAM_ADDR[5] <= Add1.DB_MAX_OUTPUT_PORT_TYPEVRAM_ADDR[6] <= Add1.DB_MAX_OUTPUT_PORT_TYPEVRAM_ADDR[7] <= Add1.DB_MAX_OUTPUT_PORT_TYPEVRAM_ADDR[8] <= Add1.DB_MAX_OUTPUT_PORT_TYPEVRAM_ADDR[9] <= Add1.DB_MAX_OUTPUT_PORT_TYPEVRAM_ADDR[10] <= Add1.DB_MAX_OUTPUT_PORT_TYPEVRAM_ADDR[11] <= Add1.DB_MAX_OUTPUT_PORT_TYPEVRAM_ADDR[12] <= Add1.DB_MAX_OUTPUT_PORT_TYPEVRAM_ADDR[13] <= Add1.DB_MAX_OUTPUT_PORT_TYPEVRAM_CLOCK <= VGA_SYNC:vga_sync_inst.pixel_clockVRAM_WREN <= <VCC>CRAM_DATA[0] => Mux0.IN3CRAM_DATA[1] => Mux0.IN4CRAM_DATA[2] => Mux0.IN5CRAM_DATA[3] => Mux0.IN6CRAM_DATA[4] => Mux0.IN7CRAM_DATA[5] => Mux0.IN8CRAM_DATA[6] => Mux0.IN9CRAM_DATA[7] => Mux0.IN10CRAM_ADDR[0] <= VGA_SYNC:vga_sync_inst.pixel_row[0]CRAM_ADDR[1] <= VGA_SYNC:vga_sync_inst.pixel_row[1]CRAM_ADDR[2] <= VGA_SYNC:vga_sync_inst.pixel_row[2]CRAM_ADDR[3] <= VRAM_DATA[0].DB_MAX_OUTPUT_PORT_TYPECRAM_ADDR[4] <= VRAM_DATA[1].DB_MAX_OUTPUT_PORT_TYPECRAM_ADDR[5] <= VRAM_DATA[2].DB_MAX_OUTPUT_PORT_TYPECRAM_ADDR[6] <= VRAM_DATA[3].DB_MAX_OUTPUT_PORT_TYPECRAM_ADDR[7] <= VRAM_DATA[4].DB_MAX_OUTPUT_PORT_TYPECRAM_ADDR[8] <= VRAM_DATA[5].DB_MAX_OUTPUT_PORT_TYPECRAM_ADDR[9] <= VRAM_DATA[6].DB_MAX_OUTPUT_PORT_TYPECRAM_ADDR[10] <= VRAM_DATA[7].DB_MAX_OUTPUT_PORT_TYPECRAM_WEB <= <VCC>VGA_R[0] <= VGA_SYNC:vga_sync_inst.red_out[0]VGA_R[1] <= VGA_SYNC:vga_sync_inst.red_out[1]VGA_R[2] <= VGA_SYNC:vga_sync_inst.red_out[2]VGA_R[3] <= VGA_SYNC:vga_sync_inst.red_out[3]VGA_G[0] <= VGA_SYNC:vga_sync_inst.green_out[0]VGA_G[1] <= VGA_SYNC:vga_sync_inst.green_out[1]VGA_G[2] <= VGA_SYNC:vga_sync_inst.green_out[2]VGA_G[3] <= VGA_SYNC:vga_sync_inst.green_out[3]VGA_B[0] <= VGA_SYNC:vga_sync_inst.blue_out[0]VGA_B[1] <= VGA_SYNC:vga_sync_inst.blue_out[1]VGA_B[2] <= VGA_SYNC:vga_sync_inst.blue_out[2]VGA_B[3] <= VGA_SYNC:vga_sync_inst.blue_out[3]VGA_HS <= VGA_SYNC:vga_sync_inst.horiz_sync_outVGA_VS <= VGA_SYNC:vga_sync_inst.vert_sync_out|Z80SOC|video:video_inst|VGA_SYNC:vga_sync_instclock_25Mhz => blue_out[0]~reg0.CLKclock_25Mhz => blue_out[1]~reg0.CLKclock_25Mhz => blue_out[2]~reg0.CLKclock_25Mhz => blue_out[3]~reg0.CLKclock_25Mhz => green_out[0]~reg0.CLKclock_25Mhz => green_out[1]~reg0.CLKclock_25Mhz => green_out[2]~reg0.CLKclock_25Mhz => green_out[3]~reg0.CLKclock_25Mhz => red_out[0]~reg0.CLKclock_25Mhz => red_out[1]~reg0.CLKclock_25Mhz => red_out[2]~reg0.CLKclock_25Mhz => red_out[3]~reg0.CLKclock_25Mhz => vert_sync_out~reg0.CLKclock_25Mhz => horiz_sync_out~reg0.CLKclock_25Mhz => pixel_row[0]~reg0.CLKclock_25Mhz => pixel_row[1]~reg0.CLKclock_25Mhz => pixel_row[2]~reg0.CLKclock_25Mhz => pixel_row[3]~reg0.CLKclock_25Mhz => pixel_row[4]~reg0.CLKclock_25Mhz => pixel_row[5]~reg0.CLKclock_25Mhz => pixel_row[6]~reg0.CLKclock_25Mhz => pixel_row[7]~reg0.CLKclock_25Mhz => pixel_row[8]~reg0.CLKclock_25Mhz => pixel_row[9]~reg0.CLKclock_25Mhz => video_on_v.CLKclock_25Mhz => pixel_column[0]~reg0.CLKclock_25Mhz => pixel_column[1]~reg0.CLKclock_25Mhz => pixel_column[2]~reg0.CLKclock_25Mhz => pixel_column[3]~reg0.CLKclock_25Mhz => pixel_column[4]~reg0.CLKclock_25Mhz => pixel_column[5]~reg0.CLKclock_25Mhz => pixel_column[6]~reg0.CLKclock_25Mhz => pixel_column[7]~reg0.CLKclock_25Mhz => pixel_column[8]~reg0.CLKclock_25Mhz => pixel_column[9]~reg0.CLKclock_25Mhz => video_on_h.CLKclock_25Mhz => vert_sync.CLKclock_25Mhz => v_count[0].CLKclock_25Mhz => v_count[1].CLKclock_25Mhz => v_count[2].CLKclock_25Mhz => v_count[3].CLKclock_25Mhz => v_count[4].CLKclock_25Mhz => v_count[5].CLKclock_25Mhz => v_count[6].CLKclock_25Mhz => v_count[7].CLKclock_25Mhz => v_count[8].CLKclock_25Mhz => v_count[9].CLKclock_25Mhz => horiz_sync.CLKclock_25Mhz => h_count[0].CLKclock_25Mhz => h_count[1].CLKclock_25Mhz => h_count[2].CLKclock_25Mhz => h_count[3].CLKclock_25Mhz => h_count[4].CLKclock_25Mhz => h_count[5].CLKclock_25Mhz => h_count[6].CLKclock_25Mhz => h_count[7].CLKclock_25Mhz => h_count[8].CLKclock_25Mhz => h_count[9].CLKclock_25Mhz => pixel_clock.DATAINred[0] => red_out.IN1red[1] => red_out.IN1red[2] => red_out.IN1red[3] => red_out.IN1green[0] => green_out.IN1green[1] => green_out.IN1green[2] => green_out.IN1green[3] => green_out.IN1blue[0] => blue_out.IN1blue[1] => blue_out.IN1blue[2] => blue_out.IN1blue[3] => blue_out.IN1red_out[0] <= red_out[0]~reg0.DB_MAX_OUTPUT_PORT_TYPEred_out[1] <= red_out[1]~reg0.DB_MAX_OUTPUT_PORT_TYPEred_out[2] <= red_out[2]~reg0.DB_MAX_OUTPUT_PORT_TYPEred_out[3] <= red_out[3]~reg0.DB_MAX_OUTPUT_PORT_TYPEgreen_out[0] <= green_out[0]~reg0.DB_MAX_OUTPUT_PORT_TYPEgreen_out[1] <= green_out[1]~reg0.DB_MAX_OUTPUT_PORT_TYPEgreen_out[2] <= green_out[2]~reg0.DB_MAX_OUTPUT_PORT_TYPEgreen_out[3] <= green_out[3]~reg0.DB_MAX_OUTPUT_PORT_TYPEblue_out[0] <= blue_out[0]~reg0.DB_MAX_OUTPUT_PORT_TYPEblue_out[1] <= blue_out[1]~reg0.DB_MAX_OUTPUT_PORT_TYPEblue_out[2] <= blue_out[2]~reg0.DB_MAX_OUTPUT_PORT_TYPEblue_out[3] <= blue_out[3]~reg0.DB_MAX_OUTPUT_PORT_TYPEhoriz_sync_out <= horiz_sync_out~reg0.DB_MAX_OUTPUT_PORT_TYPEvert_sync_out <= vert_sync_out~reg0.DB_MAX_OUTPUT_PORT_TYPEvideo_on <= video_on_int.DB_MAX_OUTPUT_PORT_TYPEpixel_clock <= clock_25Mhz.DB_MAX_OUTPUT_PORT_TYPEpixel_row[0] <= pixel_row[0]~reg0.DB_MAX_OUTPUT_PORT_TYPEpixel_row[1] <= pixel_row[1]~reg0.DB_MAX_OUTPUT_PORT_TYPEpixel_row[2] <= pixel_row[2]~reg0.DB_MAX_OUTPUT_PORT_TYPEpixel_row[3] <= pixel_row[3]~reg0.DB_MAX_OUTPUT_PORT_TYPEpixel_row[4] <= pixel_row[4]~reg0.DB_MAX_OUTPUT_PORT_TYPEpixel_row[5] <= pixel_row[5]~reg0.DB_MAX_OUTPUT_PORT_TYPEpixel_row[6] <= pixel_row[6]~reg0.DB_MAX_OUTPUT_PORT_TYPEpixel_row[7] <= pixel_row[7]~reg0.DB_MAX_OUTPUT_PORT_TYPEpixel_row[8] <= pixel_row[8]~reg0.DB_MAX_OUTPUT_PORT_TYPEpixel_row[9] <= pixel_row[9]~reg0.DB_MAX_OUTPUT_PORT_TYPEpixel_column[0] <= pixel_column[0]~reg0.DB_MAX_OUTPUT_PORT_TYPEpixel_column[1] <= pixel_column[1]~reg0.DB_MAX_OUTPUT_PORT_TYPEpixel_column[2] <= pixel_column[2]~reg0.DB_MAX_OUTPUT_PORT_TYPEpixel_column[3] <= pixel_column[3]~reg0.DB_MAX_OUTPUT_PORT_TYPEpixel_column[4] <= pixel_column[4]~reg0.DB_MAX_OUTPUT_PORT_TYPEpixel_column[5] <= pixel_column[5]~reg0.DB_MAX_OUTPUT_PORT_TYPEpixel_column[6] <= pixel_column[6]~reg0.DB_MAX_OUTPUT_PORT_TYPEpixel_column[7] <= pixel_column[7]~reg0.DB_MAX_OUTPUT_PORT_TYPEpixel_column[8] <= pixel_column[8]~reg0.DB_MAX_OUTPUT_PORT_TYPEpixel_column[9] <= pixel_column[9]~reg0.DB_MAX_OUTPUT_PORT_TYPE|Z80SOC|vram:vram_instdata[0] => altsyncram:altsyncram_component.data_a[0]data[1] => altsyncram:altsyncram_component.data_a[1]data[2] => altsyncram:altsyncram_component.data_a[2]data[3] => altsyncram:altsyncram_component.data_a[3]data[4] => altsyncram:altsyncram_component.data_a[4]data[5] => altsyncram:altsyncram_component.data_a[5]data[6] => altsyncram:altsyncram_component.data_a[6]data[7] => altsyncram:altsyncram_component.data_a[7]rdaddress[0] => altsyncram:altsyncram_component.address_b[0]rdaddress[1] => altsyncram:altsyncram_component.address_b[1]rdaddress[2] => altsyncram:altsyncram_component.address_b[2]rdaddress[3] => altsyncram:altsyncram_component.address_b[3]rdaddress[4] => altsyncram:altsyncram_component.address_b[4]rdaddress[5] => altsyncram:altsyncram_component.address_b[5]rdaddress[6] => altsyncram:altsyncram_component.address_b[6]rdaddress[7] => altsyncram:altsyncram_component.address_b[7]rdaddress[8] => altsyncram:altsyncram_component.address_b[8]rdaddress[9] => altsyncram:altsyncram_component.address_b[9]rdaddress[10] => altsyncram:altsyncram_component.address_b[10]rdaddress[11] => altsyncram:altsyncram_component.address_b[11]rdaddress[12] => altsyncram:altsyncram_component.address_b[12]rdclock => altsyncram:altsyncram_component.clock1wraddress[0] => altsyncram:altsyncram_component.address_a[0]wraddress[1] => altsyncram:altsyncram_component.address_a[1]wraddress[2] => altsyncram:altsyncram_component.address_a[2]wraddress[3] => altsyncram:altsyncram_component.address_a[3]wraddress[4] => altsyncram:altsyncram_component.address_a[4]wraddress[5] => altsyncram:altsyncram_component.address_a[5]wraddress[6] => altsyncram:altsyncram_component.address_a[6]wraddress[7] => altsyncram:altsyncram_component.address_a[7]wraddress[8] => altsyncram:altsyncram_component.address_a[8]wraddress[9] => altsyncram:altsyncram_component.address_a[9]wraddress[10] => altsyncram:altsyncram_component.address_a[10]wraddress[11] => altsyncram:altsyncram_component.address_a[11]wraddress[12] => altsyncram:altsyncram_component.address_a[12]wrclock => altsyncram:altsyncram_component.clock0wren => altsyncram:altsyncram_component.wren_aq[0] <= altsyncram:altsyncram_component.q_b[0]q[1] <= altsyncram:altsyncram_component.q_b[1]q[2] <= altsyncram:altsyncram_component.q_b[2]q[3] <= altsyncram:altsyncram_component.q_b[3]q[4] <= altsyncram:altsyncram_component.q_b[4]q[5] <= altsyncram:altsyncram_component.q_b[5]q[6] <= altsyncram:altsyncram_component.q_b[6]q[7] <= altsyncram:altsyncram_component.q_b[7]|Z80SOC|vram:vram_inst|altsyncram:altsyncram_componentwren_a => altsyncram_oal1:auto_generated.wren_arden_a => ~NO_FANOUT~wren_b => ~NO_FANOUT~rden_b => ~NO_FANOUT~data_a[0] => altsyncram_oal1:auto_generated.data_a[0]data_a[1] => altsyncram_oal1:auto_generated.data_a[1]data_a[2] => altsyncram_oal1:auto_generated.data_a[2]data_a[3] => altsyncram_oal1:auto_generated.data_a[3]data_a[4] => altsyncram_oal1:auto_generated.data_a[4]data_a[5] => altsyncram_oal1:auto_generated.data_a[5]data_a[6] => altsyncram_oal1:auto_generated.data_a[6]data_a[7] => altsyncram_oal1:auto_generated.data_a[7]data_b[0] => ~NO_FANOUT~data_b[1] => ~NO_FANOUT~data_b[2] => ~NO_FANOUT~data_b[3] => ~NO_FANOUT~data_b[4] => ~NO_FANOUT~data_b[5] => ~NO_FANOUT~data_b[6] => ~NO_FANOUT~data_b[7] => ~NO_FANOUT~address_a[0] => altsyncram_oal1:auto_generated.address_a[0]address_a[1] => altsyncram_oal1:auto_generated.address_a[1]address_a[2] => altsyncram_oal1:auto_generated.address_a[2]address_a[3] => altsyncram_oal1:auto_generated.address_a[3]address_a[4] => altsyncram_oal1:auto_generated.address_a[4]address_a[5] => altsyncram_oal1:auto_generated.address_a[5]address_a[6] => altsyncram_oal1:auto_generated.address_a[6]address_a[7] => altsyncram_oal1:auto_generated.address_a[7]address_a[8] => altsyncram_oal1:auto_generated.address_a[8]address_a[9] => altsyncram_oal1:auto_generated.address_a[9]address_a[10] => altsyncram_oal1:auto_generated.address_a[10]address_a[11] => altsyncram_oal1:auto_generated.address_a[11]address_a[12] => altsyncram_oal1:auto_generated.address_a[12]address_b[0] => altsyncram_oal1:auto_generated.address_b[0]address_b[1] => altsyncram_oal1:auto_generated.address_b[1]address_b[2] => altsyncram_oal1:auto_generated.address_b[2]address_b[3] => altsyncram_oal1:auto_generated.address_b[3]address_b[4] => altsyncram_oal1:auto_generated.address_b[4]address_b[5] => altsyncram_oal1:auto_generated.address_b[5]address_b[6] => altsyncram_oal1:auto_generated.address_b[6]address_b[7] => altsyncram_oal1:auto_generated.address_b[7]address_b[8] => altsyncram_oal1:auto_generated.address_b[8]address_b[9] => altsyncram_oal1:auto_generated.address_b[9]address_b[10] => altsyncram_oal1:auto_generated.address_b[10]address_b[11] => altsyncram_oal1:auto_generated.address_b[11]address_b[12] => altsyncram_oal1:auto_generated.address_b[12]addressstall_a => ~NO_FANOUT~addressstall_b => ~NO_FANOUT~clock0 => altsyncram_oal1:auto_generated.clock0clock1 => altsyncram_oal1:auto_generated.clock1clocken0 => ~NO_FANOUT~clocken1 => ~NO_FANOUT~clocken2 => ~NO_FANOUT~clocken3 => ~NO_FANOUT~aclr0 => ~NO_FANOUT~aclr1 => ~NO_FANOUT~byteena_a[0] => ~NO_FANOUT~byteena_b[0] => ~NO_FANOUT~q_a[0] <= <GND>q_a[1] <= <GND>q_a[2] <= <GND>q_a[3] <= <GND>q_a[4] <= <GND>q_a[5] <= <GND>q_a[6] <= <GND>q_a[7] <= <GND>q_b[0] <= altsyncram_oal1:auto_generated.q_b[0]q_b[1] <= altsyncram_oal1:auto_generated.q_b[1]q_b[2] <= altsyncram_oal1:auto_generated.q_b[2]q_b[3] <= altsyncram_oal1:auto_generated.q_b[3]q_b[4] <= altsyncram_oal1:auto_generated.q_b[4]q_b[5] <= altsyncram_oal1:auto_generated.q_b[5]q_b[6] <= altsyncram_oal1:auto_generated.q_b[6]q_b[7] <= altsyncram_oal1:auto_generated.q_b[7]eccstatus[0] <= <GND>eccstatus[1] <= <GND>eccstatus[2] <= <GND>|Z80SOC|vram:vram_inst|altsyncram:altsyncram_component|altsyncram_oal1:auto_generatedaddress_a[0] => ram_block1a0.PORTAADDRaddress_a[0] => ram_block1a1.PORTAADDRaddress_a[0] => ram_block1a2.PORTAADDRaddress_a[0] => ram_block1a3.PORTAADDRaddress_a[0] => ram_block1a4.PORTAADDRaddress_a[0] => ram_block1a5.PORTAADDRaddress_a[0] => ram_block1a6.PORTAADDRaddress_a[0] => ram_block1a7.PORTAADDRaddress_a[1] => ram_block1a0.PORTAADDR1address_a[1] => ram_block1a1.PORTAADDR1address_a[1] => ram_block1a2.PORTAADDR1address_a[1] => ram_block1a3.PORTAADDR1address_a[1] => ram_block1a4.PORTAADDR1address_a[1] => ram_block1a5.PORTAADDR1address_a[1] => ram_block1a6.PORTAADDR1address_a[1] => ram_block1a7.PORTAADDR1address_a[2] => ram_block1a0.PORTAADDR2address_a[2] => ram_block1a1.PORTAADDR2address_a[2] => ram_block1a2.PORTAADDR2address_a[2] => ram_block1a3.PORTAADDR2address_a[2] => ram_block1a4.PORTAADDR2address_a[2] => ram_block1a5.PORTAADDR2address_a[2] => ram_block1a6.PORTAADDR2address_a[2] => ram_block1a7.PORTAADDR2address_a[3] => ram_block1a0.PORTAADDR3address_a[3] => ram_block1a1.PORTAADDR3address_a[3] => ram_block1a2.PORTAADDR3address_a[3] => ram_block1a3.PORTAADDR3address_a[3] => ram_block1a4.PORTAADDR3address_a[3] => ram_block1a5.PORTAADDR3address_a[3] => ram_block1a6.PORTAADDR3address_a[3] => ram_block1a7.PORTAADDR3address_a[4] => ram_block1a0.PORTAADDR4address_a[4] => ram_block1a1.PORTAADDR4address_a[4] => ram_block1a2.PORTAADDR4address_a[4] => ram_block1a3.PORTAADDR4address_a[4] => ram_block1a4.PORTAADDR4address_a[4] => ram_block1a5.PORTAADDR4address_a[4] => ram_block1a6.PORTAADDR4address_a[4] => ram_block1a7.PORTAADDR4address_a[5] => ram_block1a0.PORTAADDR5address_a[5] => ram_block1a1.PORTAADDR5address_a[5] => ram_block1a2.PORTAADDR5address_a[5] => ram_block1a3.PORTAADDR5address_a[5] => ram_block1a4.PORTAADDR5address_a[5] => ram_block1a5.PORTAADDR5address_a[5] => ram_block1a6.PORTAADDR5address_a[5] => ram_block1a7.PORTAADDR5address_a[6] => ram_block1a0.PORTAADDR6address_a[6] => ram_block1a1.PORTAADDR6address_a[6] => ram_block1a2.PORTAADDR6address_a[6] => ram_block1a3.PORTAADDR6address_a[6] => ram_block1a4.PORTAADDR6address_a[6] => ram_block1a5.PORTAADDR6address_a[6] => ram_block1a6.PORTAADDR6address_a[6] => ram_block1a7.PORTAADDR6address_a[7] => ram_block1a0.PORTAADDR7address_a[7] => ram_block1a1.PORTAADDR7address_a[7] => ram_block1a2.PORTAADDR7address_a[7] => ram_block1a3.PORTAADDR7address_a[7] => ram_block1a4.PORTAADDR7address_a[7] => ram_block1a5.PORTAADDR7address_a[7] => ram_block1a6.PORTAADDR7address_a[7] => ram_block1a7.PORTAADDR7address_a[8] => ram_block1a0.PORTAADDR8address_a[8] => ram_block1a1.PORTAADDR8address_a[8] => ram_block1a2.PORTAADDR8address_a[8] => ram_block1a3.PORTAADDR8address_a[8] => ram_block1a4.PORTAADDR8address_a[8] => ram_block1a5.PORTAADDR8address_a[8] => ram_block1a6.PORTAADDR8address_a[8] => ram_block1a7.PORTAADDR8address_a[9] => ram_block1a0.PORTAADDR9address_a[9] => ram_block1a1.PORTAADDR9address_a[9] => ram_block1a2.PORTAADDR9address_a[9] => ram_block1a3.PORTAADDR9address_a[9] => ram_block1a4.PORTAADDR9address_a[9] => ram_block1a5.PORTAADDR9address_a[9] => ram_block1a6.PORTAADDR9address_a[9] => ram_block1a7.PORTAADDR9address_a[10] => ram_block1a0.PORTAADDR10address_a[10] => ram_block1a1.PORTAADDR10address_a[10] => ram_block1a2.PORTAADDR10address_a[10] => ram_block1a3.PORTAADDR10address_a[10] => ram_block1a4.PORTAADDR10address_a[10] => ram_block1a5.PORTAADDR10address_a[10] => ram_block1a6.PORTAADDR10address_a[10] => ram_block1a7.PORTAADDR10address_a[11] => ram_block1a0.PORTAADDR11address_a[11] => ram_block1a1.PORTAADDR11address_a[11] => ram_block1a2.PORTAADDR11address_a[11] => ram_block1a3.PORTAADDR11address_a[11] => ram_block1a4.PORTAADDR11address_a[11] => ram_block1a5.PORTAADDR11address_a[11] => ram_block1a6.PORTAADDR11address_a[11] => ram_block1a7.PORTAADDR11address_a[12] => ram_block1a0.PORTAADDR12address_a[12] => ram_block1a1.PORTAADDR12address_a[12] => ram_block1a2.PORTAADDR12address_a[12] => ram_block1a3.PORTAADDR12address_a[12] => ram_block1a4.PORTAADDR12address_a[12] => ram_block1a5.PORTAADDR12address_a[12] => ram_block1a6.PORTAADDR12address_a[12] => ram_block1a7.PORTAADDR12address_b[0] => ram_block1a0.PORTBADDRaddress_b[0] => ram_block1a1.PORTBADDRaddress_b[0] => ram_block1a2.PORTBADDRaddress_b[0] => ram_block1a3.PORTBADDRaddress_b[0] => ram_block1a4.PORTBADDRaddress_b[0] => ram_block1a5.PORTBADDRaddress_b[0] => ram_block1a6.PORTBADDRaddress_b[0] => ram_block1a7.PORTBADDRaddress_b[1] => ram_block1a0.PORTBADDR1address_b[1] => ram_block1a1.PORTBADDR1address_b[1] => ram_block1a2.PORTBADDR1address_b[1] => ram_block1a3.PORTBADDR1address_b[1] => ram_block1a4.PORTBADDR1address_b[1] => ram_block1a5.PORTBADDR1address_b[1] => ram_block1a6.PORTBADDR1address_b[1] => ram_block1a7.PORTBADDR1address_b[2] => ram_block1a0.PORTBADDR2address_b[2] => ram_block1a1.PORTBADDR2address_b[2] => ram_block1a2.PORTBADDR2address_b[2] => ram_block1a3.PORTBADDR2address_b[2] => ram_block1a4.PORTBADDR2address_b[2] => ram_block1a5.PORTBADDR2address_b[2] => ram_block1a6.PORTBADDR2address_b[2] => ram_block1a7.PORTBADDR2address_b[3] => ram_block1a0.PORTBADDR3address_b[3] => ram_block1a1.PORTBADDR3address_b[3] => ram_block1a2.PORTBADDR3address_b[3] => ram_block1a3.PORTBADDR3address_b[3] => ram_block1a4.PORTBADDR3address_b[3] => ram_block1a5.PORTBADDR3address_b[3] => ram_block1a6.PORTBADDR3address_b[3] => ram_block1a7.PORTBADDR3address_b[4] => ram_block1a0.PORTBADDR4address_b[4] => ram_block1a1.PORTBADDR4address_b[4] => ram_block1a2.PORTBADDR4address_b[4] => ram_block1a3.PORTBADDR4address_b[4] => ram_block1a4.PORTBADDR4address_b[4] => ram_block1a5.PORTBADDR4address_b[4] => ram_block1a6.PORTBADDR4address_b[4] => ram_block1a7.PORTBADDR4address_b[5] => ram_block1a0.PORTBADDR5address_b[5] => ram_block1a1.PORTBADDR5address_b[5] => ram_block1a2.PORTBADDR5address_b[5] => ram_block1a3.PORTBADDR5address_b[5] => ram_block1a4.PORTBADDR5address_b[5] => ram_block1a5.PORTBADDR5address_b[5] => ram_block1a6.PORTBADDR5address_b[5] => ram_block1a7.PORTBADDR5address_b[6] => ram_block1a0.PORTBADDR6address_b[6] => ram_block1a1.PORTBADDR6address_b[6] => ram_block1a2.PORTBADDR6address_b[6] => ram_block1a3.PORTBADDR6address_b[6] => ram_block1a4.PORTBADDR6address_b[6] => ram_block1a5.PORTBADDR6address_b[6] => ram_block1a6.PORTBADDR6address_b[6] => ram_block1a7.PORTBADDR6address_b[7] => ram_block1a0.PORTBADDR7address_b[7] => ram_block1a1.PORTBADDR7address_b[7] => ram_block1a2.PORTBADDR7address_b[7] => ram_block1a3.PORTBADDR7address_b[7] => ram_block1a4.PORTBADDR7address_b[7] => ram_block1a5.PORTBADDR7address_b[7] => ram_block1a6.PORTBADDR7address_b[7] => ram_block1a7.PORTBADDR7address_b[8] => ram_block1a0.PORTBADDR8address_b[8] => ram_block1a1.PORTBADDR8address_b[8] => ram_block1a2.PORTBADDR8address_b[8] => ram_block1a3.PORTBADDR8address_b[8] => ram_block1a4.PORTBADDR8address_b[8] => ram_block1a5.PORTBADDR8address_b[8] => ram_block1a6.PORTBADDR8address_b[8] => ram_block1a7.PORTBADDR8address_b[9] => ram_block1a0.PORTBADDR9address_b[9] => ram_block1a1.PORTBADDR9address_b[9] => ram_block1a2.PORTBADDR9address_b[9] => ram_block1a3.PORTBADDR9address_b[9] => ram_block1a4.PORTBADDR9address_b[9] => ram_block1a5.PORTBADDR9address_b[9] => ram_block1a6.PORTBADDR9address_b[9] => ram_block1a7.PORTBADDR9address_b[10] => ram_block1a0.PORTBADDR10address_b[10] => ram_block1a1.PORTBADDR10address_b[10] => ram_block1a2.PORTBADDR10address_b[10] => ram_block1a3.PORTBADDR10address_b[10] => ram_block1a4.PORTBADDR10address_b[10] => ram_block1a5.PORTBADDR10address_b[10] => ram_block1a6.PORTBADDR10address_b[10] => ram_block1a7.PORTBADDR10address_b[11] => ram_block1a0.PORTBADDR11address_b[11] => ram_block1a1.PORTBADDR11address_b[11] => ram_block1a2.PORTBADDR11address_b[11] => ram_block1a3.PORTBADDR11address_b[11] => ram_block1a4.PORTBADDR11address_b[11] => ram_block1a5.PORTBADDR11address_b[11] => ram_block1a6.PORTBADDR11address_b[11] => ram_block1a7.PORTBADDR11address_b[12] => ram_block1a0.PORTBADDR12address_b[12] => ram_block1a1.PORTBADDR12address_b[12] => ram_block1a2.PORTBADDR12address_b[12] => ram_block1a3.PORTBADDR12address_b[12] => ram_block1a4.PORTBADDR12address_b[12] => ram_block1a5.PORTBADDR12address_b[12] => ram_block1a6.PORTBADDR12address_b[12] => ram_block1a7.PORTBADDR12clock0 => ram_block1a0.CLK0clock0 => ram_block1a1.CLK0clock0 => ram_block1a2.CLK0clock0 => ram_block1a3.CLK0clock0 => ram_block1a4.CLK0clock0 => ram_block1a5.CLK0clock0 => ram_block1a6.CLK0clock0 => ram_block1a7.CLK0clock1 => ram_block1a0.CLK1clock1 => ram_block1a1.CLK1clock1 => ram_block1a2.CLK1clock1 => ram_block1a3.CLK1clock1 => ram_block1a4.CLK1clock1 => ram_block1a5.CLK1clock1 => ram_block1a6.CLK1clock1 => ram_block1a7.CLK1data_a[0] => ram_block1a0.PORTADATAINdata_a[1] => ram_block1a1.PORTADATAINdata_a[2] => ram_block1a2.PORTADATAINdata_a[3] => ram_block1a3.PORTADATAINdata_a[4] => ram_block1a4.PORTADATAINdata_a[5] => ram_block1a5.PORTADATAINdata_a[6] => ram_block1a6.PORTADATAINdata_a[7] => ram_block1a7.PORTADATAINq_b[0] <= ram_block1a0.PORTBDATAOUTq_b[1] <= ram_block1a1.PORTBDATAOUTq_b[2] <= ram_block1a2.PORTBDATAOUTq_b[3] <= ram_block1a3.PORTBDATAOUTq_b[4] <= ram_block1a4.PORTBDATAOUTq_b[5] <= ram_block1a5.PORTBDATAOUTq_b[6] <= ram_block1a6.PORTBDATAOUTq_b[7] <= ram_block1a7.PORTBDATAOUTwren_a => ram_block1a0.PORTAWEwren_a => ram_block1a0.ENA0wren_a => ram_block1a1.PORTAWEwren_a => ram_block1a1.ENA0wren_a => ram_block1a2.PORTAWEwren_a => ram_block1a2.ENA0wren_a => ram_block1a3.PORTAWEwren_a => ram_block1a3.ENA0wren_a => ram_block1a4.PORTAWEwren_a => ram_block1a4.ENA0wren_a => ram_block1a5.PORTAWEwren_a => ram_block1a5.ENA0wren_a => ram_block1a6.PORTAWEwren_a => ram_block1a6.ENA0wren_a => ram_block1a7.PORTAWEwren_a => ram_block1a7.ENA0|Z80SOC|charram:cramdata[0] => altsyncram:altsyncram_component.data_a[0]data[1] => altsyncram:altsyncram_component.data_a[1]data[2] => altsyncram:altsyncram_component.data_a[2]data[3] => altsyncram:altsyncram_component.data_a[3]data[4] => altsyncram:altsyncram_component.data_a[4]data[5] => altsyncram:altsyncram_component.data_a[5]data[6] => altsyncram:altsyncram_component.data_a[6]data[7] => altsyncram:altsyncram_component.data_a[7]rdaddress[0] => altsyncram:altsyncram_component.address_b[0]rdaddress[1] => altsyncram:altsyncram_component.address_b[1]rdaddress[2] => altsyncram:altsyncram_component.address_b[2]rdaddress[3] => altsyncram:altsyncram_component.address_b[3]rdaddress[4] => altsyncram:altsyncram_component.address_b[4]rdaddress[5] => altsyncram:altsyncram_component.address_b[5]rdaddress[6] => altsyncram:altsyncram_component.address_b[6]rdaddress[7] => altsyncram:altsyncram_component.address_b[7]rdaddress[8] => altsyncram:altsyncram_component.address_b[8]rdaddress[9] => altsyncram:altsyncram_component.address_b[9]rdaddress[10] => altsyncram:altsyncram_component.address_b[10]rdclock => altsyncram:altsyncram_component.clock1wraddress[0] => altsyncram:altsyncram_component.address_a[0]wraddress[1] => altsyncram:altsyncram_component.address_a[1]wraddress[2] => altsyncram:altsyncram_component.address_a[2]wraddress[3] => altsyncram:altsyncram_component.address_a[3]wraddress[4] => altsyncram:altsyncram_component.address_a[4]wraddress[5] => altsyncram:altsyncram_component.address_a[5]wraddress[6] => altsyncram:altsyncram_component.address_a[6]wraddress[7] => altsyncram:altsyncram_component.address_a[7]wraddress[8] => altsyncram:altsyncram_component.address_a[8]wraddress[9] => altsyncram:altsyncram_component.address_a[9]wraddress[10] => altsyncram:altsyncram_component.address_a[10]wrclock => altsyncram:altsyncram_component.clock0wren => altsyncram:altsyncram_component.wren_aq[0] <= altsyncram:altsyncram_component.q_b[0]q[1] <= altsyncram:altsyncram_component.q_b[1]q[2] <= altsyncram:altsyncram_component.q_b[2]q[3] <= altsyncram:altsyncram_component.q_b[3]q[4] <= altsyncram:altsyncram_component.q_b[4]q[5] <= altsyncram:altsyncram_component.q_b[5]q[6] <= altsyncram:altsyncram_component.q_b[6]q[7] <= altsyncram:altsyncram_component.q_b[7]|Z80SOC|charram:cram|altsyncram:altsyncram_componentwren_a => altsyncram_l4o1:auto_generated.wren_arden_a => ~NO_FANOUT~wren_b => ~NO_FANOUT~rden_b => ~NO_FANOUT~data_a[0] => altsyncram_l4o1:auto_generated.data_a[0]data_a[1] => altsyncram_l4o1:auto_generated.data_a[1]data_a[2] => altsyncram_l4o1:auto_generated.data_a[2]data_a[3] => altsyncram_l4o1:auto_generated.data_a[3]data_a[4] => altsyncram_l4o1:auto_generated.data_a[4]data_a[5] => altsyncram_l4o1:auto_generated.data_a[5]data_a[6] => altsyncram_l4o1:auto_generated.data_a[6]data_a[7] => altsyncram_l4o1:auto_generated.data_a[7]data_b[0] => ~NO_FANOUT~data_b[1] => ~NO_FANOUT~data_b[2] => ~NO_FANOUT~data_b[3] => ~NO_FANOUT~data_b[4] => ~NO_FANOUT~data_b[5] => ~NO_FANOUT~data_b[6] => ~NO_FANOUT~data_b[7] => ~NO_FANOUT~address_a[0] => altsyncram_l4o1:auto_generated.address_a[0]address_a[1] => altsyncram_l4o1:auto_generated.address_a[1]address_a[2] => altsyncram_l4o1:auto_generated.address_a[2]address_a[3] => altsyncram_l4o1:auto_generated.address_a[3]address_a[4] => altsyncram_l4o1:auto_generated.address_a[4]address_a[5] => altsyncram_l4o1:auto_generated.address_a[5]address_a[6] => altsyncram_l4o1:auto_generated.address_a[6]address_a[7] => altsyncram_l4o1:auto_generated.address_a[7]address_a[8] => altsyncram_l4o1:auto_generated.address_a[8]address_a[9] => altsyncram_l4o1:auto_generated.address_a[9]address_a[10] => altsyncram_l4o1:auto_generated.address_a[10]address_b[0] => altsyncram_l4o1:auto_generated.address_b[0]address_b[1] => altsyncram_l4o1:auto_generated.address_b[1]address_b[2] => altsyncram_l4o1:auto_generated.address_b[2]address_b[3] => altsyncram_l4o1:auto_generated.address_b[3]address_b[4] => altsyncram_l4o1:auto_generated.address_b[4]address_b[5] => altsyncram_l4o1:auto_generated.address_b[5]address_b[6] => altsyncram_l4o1:auto_generated.address_b[6]address_b[7] => altsyncram_l4o1:auto_generated.address_b[7]address_b[8] => altsyncram_l4o1:auto_generated.address_b[8]address_b[9] => altsyncram_l4o1:auto_generated.address_b[9]address_b[10] => altsyncram_l4o1:auto_generated.address_b[10]addressstall_a => ~NO_FANOUT~addressstall_b => ~NO_FANOUT~clock0 => altsyncram_l4o1:auto_generated.clock0clock1 => altsyncram_l4o1:auto_generated.clock1clocken0 => ~NO_FANOUT~clocken1 => ~NO_FANOUT~clocken2 => ~NO_FANOUT~clocken3 => ~NO_FANOUT~aclr0 => ~NO_FANOUT~aclr1 => ~NO_FANOUT~byteena_a[0] => ~NO_FANOUT~byteena_b[0] => ~NO_FANOUT~q_a[0] <= <GND>q_a[1] <= <GND>q_a[2] <= <GND>q_a[3] <= <GND>q_a[4] <= <GND>q_a[5] <= <GND>q_a[6] <= <GND>q_a[7] <= <GND>q_b[0] <= altsyncram_l4o1:auto_generated.q_b[0]q_b[1] <= altsyncram_l4o1:auto_generated.q_b[1]q_b[2] <= altsyncram_l4o1:auto_generated.q_b[2]q_b[3] <= altsyncram_l4o1:auto_generated.q_b[3]q_b[4] <= altsyncram_l4o1:auto_generated.q_b[4]q_b[5] <= altsyncram_l4o1:auto_generated.q_b[5]q_b[6] <= altsyncram_l4o1:auto_generated.q_b[6]q_b[7] <= altsyncram_l4o1:auto_generated.q_b[7]eccstatus[0] <= <GND>eccstatus[1] <= <GND>eccstatus[2] <= <GND>|Z80SOC|charram:cram|altsyncram:altsyncram_component|altsyncram_l4o1:auto_generatedaddress_a[0] => ram_block1a0.PORTAADDRaddress_a[0] => ram_block1a1.PORTAADDRaddress_a[0] => ram_block1a2.PORTAADDRaddress_a[0] => ram_block1a3.PORTAADDRaddress_a[0] => ram_block1a4.PORTAADDRaddress_a[0] => ram_block1a5.PORTAADDRaddress_a[0] => ram_block1a6.PORTAADDRaddress_a[0] => ram_block1a7.PORTAADDRaddress_a[1] => ram_block1a0.PORTAADDR1address_a[1] => ram_block1a1.PORTAADDR1address_a[1] => ram_block1a2.PORTAADDR1address_a[1] => ram_block1a3.PORTAADDR1address_a[1] => ram_block1a4.PORTAADDR1address_a[1] => ram_block1a5.PORTAADDR1address_a[1] => ram_block1a6.PORTAADDR1address_a[1] => ram_block1a7.PORTAADDR1address_a[2] => ram_block1a0.PORTAADDR2address_a[2] => ram_block1a1.PORTAADDR2address_a[2] => ram_block1a2.PORTAADDR2address_a[2] => ram_block1a3.PORTAADDR2address_a[2] => ram_block1a4.PORTAADDR2address_a[2] => ram_block1a5.PORTAADDR2address_a[2] => ram_block1a6.PORTAADDR2address_a[2] => ram_block1a7.PORTAADDR2address_a[3] => ram_block1a0.PORTAADDR3address_a[3] => ram_block1a1.PORTAADDR3address_a[3] => ram_block1a2.PORTAADDR3address_a[3] => ram_block1a3.PORTAADDR3address_a[3] => ram_block1a4.PORTAADDR3address_a[3] => ram_block1a5.PORTAADDR3address_a[3] => ram_block1a6.PORTAADDR3address_a[3] => ram_block1a7.PORTAADDR3address_a[4] => ram_block1a0.PORTAADDR4address_a[4] => ram_block1a1.PORTAADDR4address_a[4] => ram_block1a2.PORTAADDR4address_a[4] => ram_block1a3.PORTAADDR4address_a[4] => ram_block1a4.PORTAADDR4address_a[4] => ram_block1a5.PORTAADDR4address_a[4] => ram_block1a6.PORTAADDR4address_a[4] => ram_block1a7.PORTAADDR4address_a[5] => ram_block1a0.PORTAADDR5address_a[5] => ram_block1a1.PORTAADDR5address_a[5] => ram_block1a2.PORTAADDR5address_a[5] => ram_block1a3.PORTAADDR5address_a[5] => ram_block1a4.PORTAADDR5address_a[5] => ram_block1a5.PORTAADDR5address_a[5] => ram_block1a6.PORTAADDR5address_a[5] => ram_block1a7.PORTAADDR5address_a[6] => ram_block1a0.PORTAADDR6address_a[6] => ram_block1a1.PORTAADDR6address_a[6] => ram_block1a2.PORTAADDR6address_a[6] => ram_block1a3.PORTAADDR6address_a[6] => ram_block1a4.PORTAADDR6address_a[6] => ram_block1a5.PORTAADDR6address_a[6] => ram_block1a6.PORTAADDR6address_a[6] => ram_block1a7.PORTAADDR6address_a[7] => ram_block1a0.PORTAADDR7address_a[7] => ram_block1a1.PORTAADDR7address_a[7] => ram_block1a2.PORTAADDR7address_a[7] => ram_block1a3.PORTAADDR7address_a[7] => ram_block1a4.PORTAADDR7address_a[7] => ram_block1a5.PORTAADDR7address_a[7] => ram_block1a6.PORTAADDR7address_a[7] => ram_block1a7.PORTAADDR7address_a[8] => ram_block1a0.PORTAADDR8address_a[8] => ram_block1a1.PORTAADDR8address_a[8] => ram_block1a2.PORTAADDR8address_a[8] => ram_block1a3.PORTAADDR8address_a[8] => ram_block1a4.PORTAADDR8address_a[8] => ram_block1a5.PORTAADDR8address_a[8] => ram_block1a6.PORTAADDR8address_a[8] => ram_block1a7.PORTAADDR8address_a[9] => ram_block1a0.PORTAADDR9address_a[9] => ram_block1a1.PORTAADDR9address_a[9] => ram_block1a2.PORTAADDR9address_a[9] => ram_block1a3.PORTAADDR9address_a[9] => ram_block1a4.PORTAADDR9address_a[9] => ram_block1a5.PORTAADDR9address_a[9] => ram_block1a6.PORTAADDR9address_a[9] => ram_block1a7.PORTAADDR9address_a[10] => ram_block1a0.PORTAADDR10address_a[10] => ram_block1a1.PORTAADDR10address_a[10] => ram_block1a2.PORTAADDR10address_a[10] => ram_block1a3.PORTAADDR10address_a[10] => ram_block1a4.PORTAADDR10address_a[10] => ram_block1a5.PORTAADDR10address_a[10] => ram_block1a6.PORTAADDR10address_a[10] => ram_block1a7.PORTAADDR10address_b[0] => ram_block1a0.PORTBADDRaddress_b[0] => ram_block1a1.PORTBADDRaddress_b[0] => ram_block1a2.PORTBADDRaddress_b[0] => ram_block1a3.PORTBADDRaddress_b[0] => ram_block1a4.PORTBADDRaddress_b[0] => ram_block1a5.PORTBADDRaddress_b[0] => ram_block1a6.PORTBADDRaddress_b[0] => ram_block1a7.PORTBADDRaddress_b[1] => ram_block1a0.PORTBADDR1address_b[1] => ram_block1a1.PORTBADDR1address_b[1] => ram_block1a2.PORTBADDR1address_b[1] => ram_block1a3.PORTBADDR1address_b[1] => ram_block1a4.PORTBADDR1address_b[1] => ram_block1a5.PORTBADDR1address_b[1] => ram_block1a6.PORTBADDR1address_b[1] => ram_block1a7.PORTBADDR1address_b[2] => ram_block1a0.PORTBADDR2address_b[2] => ram_block1a1.PORTBADDR2address_b[2] => ram_block1a2.PORTBADDR2address_b[2] => ram_block1a3.PORTBADDR2address_b[2] => ram_block1a4.PORTBADDR2address_b[2] => ram_block1a5.PORTBADDR2address_b[2] => ram_block1a6.PORTBADDR2address_b[2] => ram_block1a7.PORTBADDR2address_b[3] => ram_block1a0.PORTBADDR3address_b[3] => ram_block1a1.PORTBADDR3address_b[3] => ram_block1a2.PORTBADDR3address_b[3] => ram_block1a3.PORTBADDR3address_b[3] => ram_block1a4.PORTBADDR3address_b[3] => ram_block1a5.PORTBADDR3address_b[3] => ram_block1a6.PORTBADDR3address_b[3] => ram_block1a7.PORTBADDR3address_b[4] => ram_block1a0.PORTBADDR4address_b[4] => ram_block1a1.PORTBADDR4address_b[4] => ram_block1a2.PORTBADDR4address_b[4] => ram_block1a3.PORTBADDR4address_b[4] => ram_block1a4.PORTBADDR4address_b[4] => ram_block1a5.PORTBADDR4address_b[4] => ram_block1a6.PORTBADDR4address_b[4] => ram_block1a7.PORTBADDR4address_b[5] => ram_block1a0.PORTBADDR5address_b[5] => ram_block1a1.PORTBADDR5address_b[5] => ram_block1a2.PORTBADDR5address_b[5] => ram_block1a3.PORTBADDR5address_b[5] => ram_block1a4.PORTBADDR5address_b[5] => ram_block1a5.PORTBADDR5address_b[5] => ram_block1a6.PORTBADDR5address_b[5] => ram_block1a7.PORTBADDR5address_b[6] => ram_block1a0.PORTBADDR6address_b[6] => ram_block1a1.PORTBADDR6address_b[6] => ram_block1a2.PORTBADDR6address_b[6] => ram_block1a3.PORTBADDR6address_b[6] => ram_block1a4.PORTBADDR6address_b[6] => ram_block1a5.PORTBADDR6address_b[6] => ram_block1a6.PORTBADDR6address_b[6] => ram_block1a7.PORTBADDR6address_b[7] => ram_block1a0.PORTBADDR7address_b[7] => ram_block1a1.PORTBADDR7address_b[7] => ram_block1a2.PORTBADDR7address_b[7] => ram_block1a3.PORTBADDR7address_b[7] => ram_block1a4.PORTBADDR7address_b[7] => ram_block1a5.PORTBADDR7address_b[7] => ram_block1a6.PORTBADDR7address_b[7] => ram_block1a7.PORTBADDR7address_b[8] => ram_block1a0.PORTBADDR8address_b[8] => ram_block1a1.PORTBADDR8address_b[8] => ram_block1a2.PORTBADDR8address_b[8] => ram_block1a3.PORTBADDR8address_b[8] => ram_block1a4.PORTBADDR8address_b[8] => ram_block1a5.PORTBADDR8address_b[8] => ram_block1a6.PORTBADDR8address_b[8] => ram_block1a7.PORTBADDR8address_b[9] => ram_block1a0.PORTBADDR9address_b[9] => ram_block1a1.PORTBADDR9address_b[9] => ram_block1a2.PORTBADDR9address_b[9] => ram_block1a3.PORTBADDR9address_b[9] => ram_block1a4.PORTBADDR9address_b[9] => ram_block1a5.PORTBADDR9address_b[9] => ram_block1a6.PORTBADDR9address_b[9] => ram_block1a7.PORTBADDR9address_b[10] => ram_block1a0.PORTBADDR10address_b[10] => ram_block1a1.PORTBADDR10address_b[10] => ram_block1a2.PORTBADDR10address_b[10] => ram_block1a3.PORTBADDR10address_b[10] => ram_block1a4.PORTBADDR10address_b[10] => ram_block1a5.PORTBADDR10address_b[10] => ram_block1a6.PORTBADDR10address_b[10] => ram_block1a7.PORTBADDR10clock0 => ram_block1a0.CLK0clock0 => ram_block1a1.CLK0clock0 => ram_block1a2.CLK0clock0 => ram_block1a3.CLK0clock0 => ram_block1a4.CLK0clock0 => ram_block1a5.CLK0clock0 => ram_block1a6.CLK0clock0 => ram_block1a7.CLK0clock1 => ram_block1a0.CLK1clock1 => ram_block1a1.CLK1clock1 => ram_block1a2.CLK1clock1 => ram_block1a3.CLK1clock1 => ram_block1a4.CLK1clock1 => ram_block1a5.CLK1clock1 => ram_block1a6.CLK1clock1 => ram_block1a7.CLK1data_a[0] => ram_block1a0.PORTADATAINdata_a[1] => ram_block1a1.PORTADATAINdata_a[2] => ram_block1a2.PORTADATAINdata_a[3] => ram_block1a3.PORTADATAINdata_a[4] => ram_block1a4.PORTADATAINdata_a[5] => ram_block1a5.PORTADATAINdata_a[6] => ram_block1a6.PORTADATAINdata_a[7] => ram_block1a7.PORTADATAINq_b[0] <= ram_block1a0.PORTBDATAOUTq_b[1] <= ram_block1a1.PORTBDATAOUTq_b[2] <= ram_block1a2.PORTBDATAOUTq_b[3] <= ram_block1a3.PORTBDATAOUTq_b[4] <= ram_block1a4.PORTBDATAOUTq_b[5] <= ram_block1a5.PORTBDATAOUTq_b[6] <= ram_block1a6.PORTBDATAOUTq_b[7] <= ram_block1a7.PORTBDATAOUTwren_a => ram_block1a0.PORTAWEwren_a => ram_block1a0.ENA0wren_a => ram_block1a1.PORTAWEwren_a => ram_block1a1.ENA0wren_a => ram_block1a2.PORTAWEwren_a => ram_block1a2.ENA0wren_a => ram_block1a3.PORTAWEwren_a => ram_block1a3.ENA0wren_a => ram_block1a4.PORTAWEwren_a => ram_block1a4.ENA0wren_a => ram_block1a5.PORTAWEwren_a => ram_block1a5.ENA0wren_a => ram_block1a6.PORTAWEwren_a => ram_block1a6.ENA0wren_a => ram_block1a7.PORTAWEwren_a => ram_block1a7.ENA0|Z80SOC|rom:rom_instaddress[0] => altsyncram:altsyncram_component.address_a[0]address[1] => altsyncram:altsyncram_component.address_a[1]address[2] => altsyncram:altsyncram_component.address_a[2]address[3] => altsyncram:altsyncram_component.address_a[3]address[4] => altsyncram:altsyncram_component.address_a[4]address[5] => altsyncram:altsyncram_component.address_a[5]address[6] => altsyncram:altsyncram_component.address_a[6]address[7] => altsyncram:altsyncram_component.address_a[7]address[8] => altsyncram:altsyncram_component.address_a[8]address[9] => altsyncram:altsyncram_component.address_a[9]address[10] => altsyncram:altsyncram_component.address_a[10]address[11] => altsyncram:altsyncram_component.address_a[11]address[12] => altsyncram:altsyncram_component.address_a[12]address[13] => altsyncram:altsyncram_component.address_a[13]clock => altsyncram:altsyncram_component.clock0q[0] <= altsyncram:altsyncram_component.q_a[0]q[1] <= altsyncram:altsyncram_component.q_a[1]q[2] <= altsyncram:altsyncram_component.q_a[2]q[3] <= altsyncram:altsyncram_component.q_a[3]q[4] <= altsyncram:altsyncram_component.q_a[4]q[5] <= altsyncram:altsyncram_component.q_a[5]q[6] <= altsyncram:altsyncram_component.q_a[6]q[7] <= altsyncram:altsyncram_component.q_a[7]|Z80SOC|rom:rom_inst|altsyncram:altsyncram_componentwren_a => ~NO_FANOUT~rden_a => ~NO_FANOUT~wren_b => ~NO_FANOUT~rden_b => ~NO_FANOUT~data_a[0] => ~NO_FANOUT~data_a[1] => ~NO_FANOUT~data_a[2] => ~NO_FANOUT~data_a[3] => ~NO_FANOUT~data_a[4] => ~NO_FANOUT~data_a[5] => ~NO_FANOUT~data_a[6] => ~NO_FANOUT~data_a[7] => ~NO_FANOUT~data_b[0] => ~NO_FANOUT~address_a[0] => altsyncram_f0a1:auto_generated.address_a[0]address_a[1] => altsyncram_f0a1:auto_generated.address_a[1]address_a[2] => altsyncram_f0a1:auto_generated.address_a[2]address_a[3] => altsyncram_f0a1:auto_generated.address_a[3]address_a[4] => altsyncram_f0a1:auto_generated.address_a[4]address_a[5] => altsyncram_f0a1:auto_generated.address_a[5]address_a[6] => altsyncram_f0a1:auto_generated.address_a[6]address_a[7] => altsyncram_f0a1:auto_generated.address_a[7]address_a[8] => altsyncram_f0a1:auto_generated.address_a[8]address_a[9] => altsyncram_f0a1:auto_generated.address_a[9]address_a[10] => altsyncram_f0a1:auto_generated.address_a[10]address_a[11] => altsyncram_f0a1:auto_generated.address_a[11]address_a[12] => altsyncram_f0a1:auto_generated.address_a[12]address_a[13] => altsyncram_f0a1:auto_generated.address_a[13]address_b[0] => ~NO_FANOUT~addressstall_a => ~NO_FANOUT~addressstall_b => ~NO_FANOUT~clock0 => altsyncram_f0a1:auto_generated.clock0clock1 => ~NO_FANOUT~clocken0 => ~NO_FANOUT~clocken1 => ~NO_FANOUT~clocken2 => ~NO_FANOUT~clocken3 => ~NO_FANOUT~aclr0 => ~NO_FANOUT~aclr1 => ~NO_FANOUT~byteena_a[0] => ~NO_FANOUT~byteena_b[0] => ~NO_FANOUT~q_a[0] <= altsyncram_f0a1:auto_generated.q_a[0]q_a[1] <= altsyncram_f0a1:auto_generated.q_a[1]q_a[2] <= altsyncram_f0a1:auto_generated.q_a[2]q_a[3] <= altsyncram_f0a1:auto_generated.q_a[3]q_a[4] <= altsyncram_f0a1:auto_generated.q_a[4]q_a[5] <= altsyncram_f0a1:auto_generated.q_a[5]q_a[6] <= altsyncram_f0a1:auto_generated.q_a[6]q_a[7] <= altsyncram_f0a1:auto_generated.q_a[7]q_b[0] <= <GND>eccstatus[0] <= <GND>eccstatus[1] <= <GND>eccstatus[2] <= <GND>|Z80SOC|rom:rom_inst|altsyncram:altsyncram_component|altsyncram_f0a1:auto_generatedaddress_a[0] => ram_block1a0.PORTAADDRaddress_a[0] => ram_block1a1.PORTAADDRaddress_a[0] => ram_block1a2.PORTAADDRaddress_a[0] => ram_block1a3.PORTAADDRaddress_a[0] => ram_block1a4.PORTAADDRaddress_a[0] => ram_block1a5.PORTAADDRaddress_a[0] => ram_block1a6.PORTAADDRaddress_a[0] => ram_block1a7.PORTAADDRaddress_a[0] => ram_block1a8.PORTAADDRaddress_a[0] => ram_block1a9.PORTAADDRaddress_a[0] => ram_block1a10.PORTAADDRaddress_a[0] => ram_block1a11.PORTAADDRaddress_a[0] => ram_block1a12.PORTAADDRaddress_a[0] => ram_block1a13.PORTAADDRaddress_a[0] => ram_block1a14.PORTAADDRaddress_a[0] => ram_block1a15.PORTAADDRaddress_a[1] => ram_block1a0.PORTAADDR1address_a[1] => ram_block1a1.PORTAADDR1address_a[1] => ram_block1a2.PORTAADDR1address_a[1] => ram_block1a3.PORTAADDR1address_a[1] => ram_block1a4.PORTAADDR1address_a[1] => ram_block1a5.PORTAADDR1address_a[1] => ram_block1a6.PORTAADDR1address_a[1] => ram_block1a7.PORTAADDR1address_a[1] => ram_block1a8.PORTAADDR1address_a[1] => ram_block1a9.PORTAADDR1address_a[1] => ram_block1a10.PORTAADDR1address_a[1] => ram_block1a11.PORTAADDR1address_a[1] => ram_block1a12.PORTAADDR1address_a[1] => ram_block1a13.PORTAADDR1address_a[1] => ram_block1a14.PORTAADDR1address_a[1] => ram_block1a15.PORTAADDR1address_a[2] => ram_block1a0.PORTAADDR2address_a[2] => ram_block1a1.PORTAADDR2address_a[2] => ram_block1a2.PORTAADDR2address_a[2] => ram_block1a3.PORTAADDR2address_a[2] => ram_block1a4.PORTAADDR2address_a[2] => ram_block1a5.PORTAADDR2address_a[2] => ram_block1a6.PORTAADDR2address_a[2] => ram_block1a7.PORTAADDR2address_a[2] => ram_block1a8.PORTAADDR2address_a[2] => ram_block1a9.PORTAADDR2address_a[2] => ram_block1a10.PORTAADDR2address_a[2] => ram_block1a11.PORTAADDR2address_a[2] => ram_block1a12.PORTAADDR2address_a[2] => ram_block1a13.PORTAADDR2address_a[2] => ram_block1a14.PORTAADDR2address_a[2] => ram_block1a15.PORTAADDR2address_a[3] => ram_block1a0.PORTAADDR3address_a[3] => ram_block1a1.PORTAADDR3address_a[3] => ram_block1a2.PORTAADDR3address_a[3] => ram_block1a3.PORTAADDR3address_a[3] => ram_block1a4.PORTAADDR3address_a[3] => ram_block1a5.PORTAADDR3address_a[3] => ram_block1a6.PORTAADDR3address_a[3] => ram_block1a7.PORTAADDR3address_a[3] => ram_block1a8.PORTAADDR3address_a[3] => ram_block1a9.PORTAADDR3address_a[3] => ram_block1a10.PORTAADDR3address_a[3] => ram_block1a11.PORTAADDR3address_a[3] => ram_block1a12.PORTAADDR3address_a[3] => ram_block1a13.PORTAADDR3address_a[3] => ram_block1a14.PORTAADDR3address_a[3] => ram_block1a15.PORTAADDR3address_a[4] => ram_block1a0.PORTAADDR4address_a[4] => ram_block1a1.PORTAADDR4address_a[4] => ram_block1a2.PORTAADDR4address_a[4] => ram_block1a3.PORTAADDR4address_a[4] => ram_block1a4.PORTAADDR4address_a[4] => ram_block1a5.PORTAADDR4address_a[4] => ram_block1a6.PORTAADDR4address_a[4] => ram_block1a7.PORTAADDR4address_a[4] => ram_block1a8.PORTAADDR4address_a[4] => ram_block1a9.PORTAADDR4address_a[4] => ram_block1a10.PORTAADDR4address_a[4] => ram_block1a11.PORTAADDR4address_a[4] => ram_block1a12.PORTAADDR4address_a[4] => ram_block1a13.PORTAADDR4address_a[4] => ram_block1a14.PORTAADDR4address_a[4] => ram_block1a15.PORTAADDR4address_a[5] => ram_block1a0.PORTAADDR5address_a[5] => ram_block1a1.PORTAADDR5address_a[5] => ram_block1a2.PORTAADDR5address_a[5] => ram_block1a3.PORTAADDR5address_a[5] => ram_block1a4.PORTAADDR5address_a[5] => ram_block1a5.PORTAADDR5address_a[5] => ram_block1a6.PORTAADDR5address_a[5] => ram_block1a7.PORTAADDR5address_a[5] => ram_block1a8.PORTAADDR5address_a[5] => ram_block1a9.PORTAADDR5address_a[5] => ram_block1a10.PORTAADDR5address_a[5] => ram_block1a11.PORTAADDR5address_a[5] => ram_block1a12.PORTAADDR5address_a[5] => ram_block1a13.PORTAADDR5address_a[5] => ram_block1a14.PORTAADDR5address_a[5] => ram_block1a15.PORTAADDR5address_a[6] => ram_block1a0.PORTAADDR6address_a[6] => ram_block1a1.PORTAADDR6address_a[6] => ram_block1a2.PORTAADDR6address_a[6] => ram_block1a3.PORTAADDR6address_a[6] => ram_block1a4.PORTAADDR6address_a[6] => ram_block1a5.PORTAADDR6address_a[6] => ram_block1a6.PORTAADDR6address_a[6] => ram_block1a7.PORTAADDR6address_a[6] => ram_block1a8.PORTAADDR6address_a[6] => ram_block1a9.PORTAADDR6address_a[6] => ram_block1a10.PORTAADDR6address_a[6] => ram_block1a11.PORTAADDR6address_a[6] => ram_block1a12.PORTAADDR6address_a[6] => ram_block1a13.PORTAADDR6address_a[6] => ram_block1a14.PORTAADDR6address_a[6] => ram_block1a15.PORTAADDR6address_a[7] => ram_block1a0.PORTAADDR7address_a[7] => ram_block1a1.PORTAADDR7address_a[7] => ram_block1a2.PORTAADDR7address_a[7] => ram_block1a3.PORTAADDR7address_a[7] => ram_block1a4.PORTAADDR7address_a[7] => ram_block1a5.PORTAADDR7address_a[7] => ram_block1a6.PORTAADDR7address_a[7] => ram_block1a7.PORTAADDR7address_a[7] => ram_block1a8.PORTAADDR7address_a[7] => ram_block1a9.PORTAADDR7address_a[7] => ram_block1a10.PORTAADDR7address_a[7] => ram_block1a11.PORTAADDR7address_a[7] => ram_block1a12.PORTAADDR7address_a[7] => ram_block1a13.PORTAADDR7address_a[7] => ram_block1a14.PORTAADDR7address_a[7] => ram_block1a15.PORTAADDR7address_a[8] => ram_block1a0.PORTAADDR8address_a[8] => ram_block1a1.PORTAADDR8address_a[8] => ram_block1a2.PORTAADDR8address_a[8] => ram_block1a3.PORTAADDR8address_a[8] => ram_block1a4.PORTAADDR8address_a[8] => ram_block1a5.PORTAADDR8address_a[8] => ram_block1a6.PORTAADDR8address_a[8] => ram_block1a7.PORTAADDR8address_a[8] => ram_block1a8.PORTAADDR8address_a[8] => ram_block1a9.PORTAADDR8address_a[8] => ram_block1a10.PORTAADDR8address_a[8] => ram_block1a11.PORTAADDR8address_a[8] => ram_block1a12.PORTAADDR8address_a[8] => ram_block1a13.PORTAADDR8address_a[8] => ram_block1a14.PORTAADDR8address_a[8] => ram_block1a15.PORTAADDR8address_a[9] => ram_block1a0.PORTAADDR9address_a[9] => ram_block1a1.PORTAADDR9address_a[9] => ram_block1a2.PORTAADDR9address_a[9] => ram_block1a3.PORTAADDR9address_a[9] => ram_block1a4.PORTAADDR9address_a[9] => ram_block1a5.PORTAADDR9address_a[9] => ram_block1a6.PORTAADDR9address_a[9] => ram_block1a7.PORTAADDR9address_a[9] => ram_block1a8.PORTAADDR9address_a[9] => ram_block1a9.PORTAADDR9address_a[9] => ram_block1a10.PORTAADDR9address_a[9] => ram_block1a11.PORTAADDR9address_a[9] => ram_block1a12.PORTAADDR9address_a[9] => ram_block1a13.PORTAADDR9address_a[9] => ram_block1a14.PORTAADDR9address_a[9] => ram_block1a15.PORTAADDR9address_a[10] => ram_block1a0.PORTAADDR10address_a[10] => ram_block1a1.PORTAADDR10address_a[10] => ram_block1a2.PORTAADDR10address_a[10] => ram_block1a3.PORTAADDR10address_a[10] => ram_block1a4.PORTAADDR10address_a[10] => ram_block1a5.PORTAADDR10address_a[10] => ram_block1a6.PORTAADDR10address_a[10] => ram_block1a7.PORTAADDR10address_a[10] => ram_block1a8.PORTAADDR10address_a[10] => ram_block1a9.PORTAADDR10address_a[10] => ram_block1a10.PORTAADDR10address_a[10] => ram_block1a11.PORTAADDR10address_a[10] => ram_block1a12.PORTAADDR10address_a[10] => ram_block1a13.PORTAADDR10address_a[10] => ram_block1a14.PORTAADDR10address_a[10] => ram_block1a15.PORTAADDR10address_a[11] => ram_block1a0.PORTAADDR11address_a[11] => ram_block1a1.PORTAADDR11address_a[11] => ram_block1a2.PORTAADDR11address_a[11] => ram_block1a3.PORTAADDR11address_a[11] => ram_block1a4.PORTAADDR11address_a[11] => ram_block1a5.PORTAADDR11address_a[11] => ram_block1a6.PORTAADDR11address_a[11] => ram_block1a7.PORTAADDR11address_a[11] => ram_block1a8.PORTAADDR11address_a[11] => ram_block1a9.PORTAADDR11address_a[11] => ram_block1a10.PORTAADDR11address_a[11] => ram_block1a11.PORTAADDR11address_a[11] => ram_block1a12.PORTAADDR11address_a[11] => ram_block1a13.PORTAADDR11address_a[11] => ram_block1a14.PORTAADDR11address_a[11] => ram_block1a15.PORTAADDR11address_a[12] => ram_block1a0.PORTAADDR12address_a[12] => ram_block1a1.PORTAADDR12address_a[12] => ram_block1a2.PORTAADDR12address_a[12] => ram_block1a3.PORTAADDR12address_a[12] => ram_block1a4.PORTAADDR12address_a[12] => ram_block1a5.PORTAADDR12address_a[12] => ram_block1a6.PORTAADDR12address_a[12] => ram_block1a7.PORTAADDR12address_a[12] => ram_block1a8.PORTAADDR12address_a[12] => ram_block1a9.PORTAADDR12address_a[12] => ram_block1a10.PORTAADDR12address_a[12] => ram_block1a11.PORTAADDR12address_a[12] => ram_block1a12.PORTAADDR12address_a[12] => ram_block1a13.PORTAADDR12address_a[12] => ram_block1a14.PORTAADDR12address_a[12] => ram_block1a15.PORTAADDR12address_a[13] => address_reg_a[0].DATAINaddress_a[13] => decode_c8a:rden_decode.data[0]clock0 => ram_block1a0.CLK0clock0 => ram_block1a1.CLK0clock0 => ram_block1a2.CLK0clock0 => ram_block1a3.CLK0clock0 => ram_block1a4.CLK0clock0 => ram_block1a5.CLK0clock0 => ram_block1a6.CLK0clock0 => ram_block1a7.CLK0clock0 => ram_block1a8.CLK0clock0 => ram_block1a9.CLK0clock0 => ram_block1a10.CLK0clock0 => ram_block1a11.CLK0clock0 => ram_block1a12.CLK0clock0 => ram_block1a13.CLK0clock0 => ram_block1a14.CLK0clock0 => ram_block1a15.CLK0clock0 => address_reg_a[0].CLKclock0 => out_address_reg_a[0].CLKq_a[0] <= mux_3nb:mux2.result[0]q_a[1] <= mux_3nb:mux2.result[1]q_a[2] <= mux_3nb:mux2.result[2]q_a[3] <= mux_3nb:mux2.result[3]q_a[4] <= mux_3nb:mux2.result[4]q_a[5] <= mux_3nb:mux2.result[5]q_a[6] <= mux_3nb:mux2.result[6]q_a[7] <= mux_3nb:mux2.result[7]|Z80SOC|rom:rom_inst|altsyncram:altsyncram_component|altsyncram_f0a1:auto_generated|decode_c8a:rden_decodedata[0] => eq_node[1].IN0data[0] => eq_node[0].IN0eq[0] <= eq_node[0].DB_MAX_OUTPUT_PORT_TYPEeq[1] <= eq_node[1].DB_MAX_OUTPUT_PORT_TYPE|Z80SOC|rom:rom_inst|altsyncram:altsyncram_component|altsyncram_f0a1:auto_generated|mux_3nb:mux2data[0] => result_node[0].IN1data[1] => result_node[1].IN1data[2] => result_node[2].IN1data[3] => result_node[3].IN1data[4] => result_node[4].IN1data[5] => result_node[5].IN1data[6] => result_node[6].IN1data[7] => result_node[7].IN1data[8] => result_node[0].IN1data[9] => result_node[1].IN1data[10] => result_node[2].IN1data[11] => result_node[3].IN1data[12] => result_node[4].IN1data[13] => result_node[5].IN1data[14] => result_node[6].IN1data[15] => result_node[7].IN1result[0] <= result_node[0].DB_MAX_OUTPUT_PORT_TYPEresult[1] <= result_node[1].DB_MAX_OUTPUT_PORT_TYPEresult[2] <= result_node[2].DB_MAX_OUTPUT_PORT_TYPEresult[3] <= result_node[3].DB_MAX_OUTPUT_PORT_TYPEresult[4] <= result_node[4].DB_MAX_OUTPUT_PORT_TYPEresult[5] <= result_node[5].DB_MAX_OUTPUT_PORT_TYPEresult[6] <= result_node[6].DB_MAX_OUTPUT_PORT_TYPEresult[7] <= result_node[7].DB_MAX_OUTPUT_PORT_TYPEsel[0] => result_node[7].IN0sel[0] => _.IN0sel[0] => result_node[6].IN0sel[0] => _.IN0sel[0] => result_node[5].IN0sel[0] => _.IN0sel[0] => result_node[4].IN0sel[0] => _.IN0sel[0] => result_node[3].IN0sel[0] => _.IN0sel[0] => result_node[2].IN0sel[0] => _.IN0sel[0] => result_node[1].IN0sel[0] => _.IN0sel[0] => result_node[0].IN0sel[0] => _.IN0|Z80SOC|clk_div:clkdiv_instclock_in_50Mhz => clock_357Mhz_int.CLKclock_in_50Mhz => count_357Mhz[0].CLKclock_in_50Mhz => count_357Mhz[1].CLKclock_in_50Mhz => count_357Mhz[2].CLKclock_in_50Mhz => count_357Mhz[3].CLKclock_in_50Mhz => clock_10Mhz_int.CLKclock_in_50Mhz => count_10Mhz[0].CLKclock_in_50Mhz => count_10Mhz[1].CLKclock_in_50Mhz => count_10Mhz[2].CLKclock_in_50Mhz => clock_1Hz~reg0.CLKclock_in_50Mhz => clock_10Hz~reg0.CLKclock_in_50Mhz => clock_100Hz~reg0.CLKclock_in_50Mhz => clock_1KHz~reg0.CLKclock_in_50Mhz => clock_10KHz~reg0.CLKclock_in_50Mhz => clock_100KHz~reg0.CLKclock_in_50Mhz => clock_1MHz~reg0.CLKclock_in_50Mhz => clock_357Mhz~reg0.CLKclock_in_50Mhz => clock_10MHz~reg0.CLKclock_in_50Mhz => clock_25MHz~reg0.CLKclock_in_50Mhz => clock_25Mhz_int.CLKclock_25MHz <= clock_25MHz~reg0.DB_MAX_OUTPUT_PORT_TYPEclock_10MHz <= clock_10MHz~reg0.DB_MAX_OUTPUT_PORT_TYPEclock_357Mhz <= clock_357Mhz~reg0.DB_MAX_OUTPUT_PORT_TYPEclock_1MHz <= clock_1MHz~reg0.DB_MAX_OUTPUT_PORT_TYPEclock_100KHz <= clock_100KHz~reg0.DB_MAX_OUTPUT_PORT_TYPEclock_10KHz <= clock_10KHz~reg0.DB_MAX_OUTPUT_PORT_TYPEclock_1KHz <= clock_1KHz~reg0.DB_MAX_OUTPUT_PORT_TYPEclock_100Hz <= clock_100Hz~reg0.DB_MAX_OUTPUT_PORT_TYPEclock_10Hz <= clock_10Hz~reg0.DB_MAX_OUTPUT_PORT_TYPEclock_1Hz <= clock_1Hz~reg0.DB_MAX_OUTPUT_PORT_TYPE|Z80SOC|decoder_7seg:DISPHEX0NUMBER[0] => Mux0.IN19NUMBER[0] => Mux1.IN19NUMBER[0] => Mux2.IN19NUMBER[0] => Mux3.IN19NUMBER[0] => Mux4.IN19NUMBER[0] => Mux5.IN19NUMBER[0] => Mux6.IN19NUMBER[1] => Mux0.IN18NUMBER[1] => Mux1.IN18NUMBER[1] => Mux2.IN18NUMBER[1] => Mux3.IN18NUMBER[1] => Mux4.IN18NUMBER[1] => Mux5.IN18NUMBER[1] => Mux6.IN18NUMBER[2] => Mux0.IN17NUMBER[2] => Mux1.IN17NUMBER[2] => Mux2.IN17NUMBER[2] => Mux3.IN17NUMBER[2] => Mux4.IN17NUMBER[2] => Mux5.IN17NUMBER[2] => Mux6.IN17NUMBER[3] => Mux0.IN16NUMBER[3] => Mux1.IN16NUMBER[3] => Mux2.IN16NUMBER[3] => Mux3.IN16NUMBER[3] => Mux4.IN16NUMBER[3] => Mux5.IN16NUMBER[3] => Mux6.IN16HEX_DISP[0] <= Mux6.DB_MAX_OUTPUT_PORT_TYPEHEX_DISP[1] <= Mux5.DB_MAX_OUTPUT_PORT_TYPEHEX_DISP[2] <= Mux4.DB_MAX_OUTPUT_PORT_TYPEHEX_DISP[3] <= Mux3.DB_MAX_OUTPUT_PORT_TYPEHEX_DISP[4] <= Mux2.DB_MAX_OUTPUT_PORT_TYPEHEX_DISP[5] <= Mux1.DB_MAX_OUTPUT_PORT_TYPEHEX_DISP[6] <= Mux0.DB_MAX_OUTPUT_PORT_TYPE|Z80SOC|decoder_7seg:DISPHEX1NUMBER[0] => Mux0.IN19NUMBER[0] => Mux1.IN19NUMBER[0] => Mux2.IN19NUMBER[0] => Mux3.IN19NUMBER[0] => Mux4.IN19NUMBER[0] => Mux5.IN19NUMBER[0] => Mux6.IN19NUMBER[1] => Mux0.IN18NUMBER[1] => Mux1.IN18NUMBER[1] => Mux2.IN18NUMBER[1] => Mux3.IN18NUMBER[1] => Mux4.IN18NUMBER[1] => Mux5.IN18NUMBER[1] => Mux6.IN18NUMBER[2] => Mux0.IN17NUMBER[2] => Mux1.IN17NUMBER[2] => Mux2.IN17NUMBER[2] => Mux3.IN17NUMBER[2] => Mux4.IN17NUMBER[2] => Mux5.IN17NUMBER[2] => Mux6.IN17NUMBER[3] => Mux0.IN16NUMBER[3] => Mux1.IN16NUMBER[3] => Mux2.IN16NUMBER[3] => Mux3.IN16NUMBER[3] => Mux4.IN16NUMBER[3] => Mux5.IN16NUMBER[3] => Mux6.IN16HEX_DISP[0] <= Mux6.DB_MAX_OUTPUT_PORT_TYPEHEX_DISP[1] <= Mux5.DB_MAX_OUTPUT_PORT_TYPEHEX_DISP[2] <= Mux4.DB_MAX_OUTPUT_PORT_TYPEHEX_DISP[3] <= Mux3.DB_MAX_OUTPUT_PORT_TYPEHEX_DISP[4] <= Mux2.DB_MAX_OUTPUT_PORT_TYPEHEX_DISP[5] <= Mux1.DB_MAX_OUTPUT_PORT_TYPEHEX_DISP[6] <= Mux0.DB_MAX_OUTPUT_PORT_TYPE|Z80SOC|decoder_7seg:DISPHEX2NUMBER[0] => Mux0.IN19NUMBER[0] => Mux1.IN19NUMBER[0] => Mux2.IN19NUMBER[0] => Mux3.IN19NUMBER[0] => Mux4.IN19NUMBER[0] => Mux5.IN19NUMBER[0] => Mux6.IN19NUMBER[1] => Mux0.IN18NUMBER[1] => Mux1.IN18NUMBER[1] => Mux2.IN18NUMBER[1] => Mux3.IN18NUMBER[1] => Mux4.IN18NUMBER[1] => Mux5.IN18NUMBER[1] => Mux6.IN18NUMBER[2] => Mux0.IN17NUMBER[2] => Mux1.IN17NUMBER[2] => Mux2.IN17NUMBER[2] => Mux3.IN17NUMBER[2] => Mux4.IN17NUMBER[2] => Mux5.IN17NUMBER[2] => Mux6.IN17NUMBER[3] => Mux0.IN16NUMBER[3] => Mux1.IN16NUMBER[3] => Mux2.IN16NUMBER[3] => Mux3.IN16NUMBER[3] => Mux4.IN16NUMBER[3] => Mux5.IN16NUMBER[3] => Mux6.IN16HEX_DISP[0] <= Mux6.DB_MAX_OUTPUT_PORT_TYPEHEX_DISP[1] <= Mux5.DB_MAX_OUTPUT_PORT_TYPEHEX_DISP[2] <= Mux4.DB_MAX_OUTPUT_PORT_TYPEHEX_DISP[3] <= Mux3.DB_MAX_OUTPUT_PORT_TYPEHEX_DISP[4] <= Mux2.DB_MAX_OUTPUT_PORT_TYPEHEX_DISP[5] <= Mux1.DB_MAX_OUTPUT_PORT_TYPEHEX_DISP[6] <= Mux0.DB_MAX_OUTPUT_PORT_TYPE|Z80SOC|decoder_7seg:DISPHEX3NUMBER[0] => Mux0.IN19NUMBER[0] => Mux1.IN19NUMBER[0] => Mux2.IN19NUMBER[0] => Mux3.IN19NUMBER[0] => Mux4.IN19NUMBER[0] => Mux5.IN19NUMBER[0] => Mux6.IN19NUMBER[1] => Mux0.IN18NUMBER[1] => Mux1.IN18NUMBER[1] => Mux2.IN18NUMBER[1] => Mux3.IN18NUMBER[1] => Mux4.IN18NUMBER[1] => Mux5.IN18NUMBER[1] => Mux6.IN18NUMBER[2] => Mux0.IN17NUMBER[2] => Mux1.IN17NUMBER[2] => Mux2.IN17NUMBER[2] => Mux3.IN17NUMBER[2] => Mux4.IN17NUMBER[2] => Mux5.IN17NUMBER[2] => Mux6.IN17NUMBER[3] => Mux0.IN16NUMBER[3] => Mux1.IN16NUMBER[3] => Mux2.IN16NUMBER[3] => Mux3.IN16NUMBER[3] => Mux4.IN16NUMBER[3] => Mux5.IN16NUMBER[3] => Mux6.IN16HEX_DISP[0] <= Mux6.DB_MAX_OUTPUT_PORT_TYPEHEX_DISP[1] <= Mux5.DB_MAX_OUTPUT_PORT_TYPEHEX_DISP[2] <= Mux4.DB_MAX_OUTPUT_PORT_TYPEHEX_DISP[3] <= Mux3.DB_MAX_OUTPUT_PORT_TYPEHEX_DISP[4] <= Mux2.DB_MAX_OUTPUT_PORT_TYPEHEX_DISP[5] <= Mux1.DB_MAX_OUTPUT_PORT_TYPEHEX_DISP[6] <= Mux0.DB_MAX_OUTPUT_PORT_TYPE|Z80SOC|decoder_7seg:DISPHEX4NUMBER[0] => Mux0.IN19NUMBER[0] => Mux1.IN19NUMBER[0] => Mux2.IN19NUMBER[0] => Mux3.IN19NUMBER[0] => Mux4.IN19NUMBER[0] => Mux5.IN19NUMBER[0] => Mux6.IN19NUMBER[1] => Mux0.IN18NUMBER[1] => Mux1.IN18NUMBER[1] => Mux2.IN18NUMBER[1] => Mux3.IN18NUMBER[1] => Mux4.IN18NUMBER[1] => Mux5.IN18NUMBER[1] => Mux6.IN18NUMBER[2] => Mux0.IN17NUMBER[2] => Mux1.IN17NUMBER[2] => Mux2.IN17NUMBER[2] => Mux3.IN17NUMBER[2] => Mux4.IN17NUMBER[2] => Mux5.IN17NUMBER[2] => Mux6.IN17NUMBER[3] => Mux0.IN16NUMBER[3] => Mux1.IN16NUMBER[3] => Mux2.IN16NUMBER[3] => Mux3.IN16NUMBER[3] => Mux4.IN16NUMBER[3] => Mux5.IN16NUMBER[3] => Mux6.IN16HEX_DISP[0] <= Mux6.DB_MAX_OUTPUT_PORT_TYPEHEX_DISP[1] <= Mux5.DB_MAX_OUTPUT_PORT_TYPEHEX_DISP[2] <= Mux4.DB_MAX_OUTPUT_PORT_TYPEHEX_DISP[3] <= Mux3.DB_MAX_OUTPUT_PORT_TYPEHEX_DISP[4] <= Mux2.DB_MAX_OUTPUT_PORT_TYPEHEX_DISP[5] <= Mux1.DB_MAX_OUTPUT_PORT_TYPEHEX_DISP[6] <= Mux0.DB_MAX_OUTPUT_PORT_TYPE|Z80SOC|decoder_7seg:DISPHEX5NUMBER[0] => Mux0.IN19NUMBER[0] => Mux1.IN19NUMBER[0] => Mux2.IN19NUMBER[0] => Mux3.IN19NUMBER[0] => Mux4.IN19NUMBER[0] => Mux5.IN19NUMBER[0] => Mux6.IN19NUMBER[1] => Mux0.IN18NUMBER[1] => Mux1.IN18NUMBER[1] => Mux2.IN18NUMBER[1] => Mux3.IN18NUMBER[1] => Mux4.IN18NUMBER[1] => Mux5.IN18NUMBER[1] => Mux6.IN18NUMBER[2] => Mux0.IN17NUMBER[2] => Mux1.IN17NUMBER[2] => Mux2.IN17NUMBER[2] => Mux3.IN17NUMBER[2] => Mux4.IN17NUMBER[2] => Mux5.IN17NUMBER[2] => Mux6.IN17NUMBER[3] => Mux0.IN16NUMBER[3] => Mux1.IN16NUMBER[3] => Mux2.IN16NUMBER[3] => Mux3.IN16NUMBER[3] => Mux4.IN16NUMBER[3] => Mux5.IN16NUMBER[3] => Mux6.IN16HEX_DISP[0] <= Mux6.DB_MAX_OUTPUT_PORT_TYPEHEX_DISP[1] <= Mux5.DB_MAX_OUTPUT_PORT_TYPEHEX_DISP[2] <= Mux4.DB_MAX_OUTPUT_PORT_TYPEHEX_DISP[3] <= Mux3.DB_MAX_OUTPUT_PORT_TYPEHEX_DISP[4] <= Mux2.DB_MAX_OUTPUT_PORT_TYPEHEX_DISP[5] <= Mux1.DB_MAX_OUTPUT_PORT_TYPEHEX_DISP[6] <= Mux0.DB_MAX_OUTPUT_PORT_TYPE|Z80SOC|decoder_7seg:DISPHEX6NUMBER[0] => Mux0.IN19NUMBER[0] => Mux1.IN19NUMBER[0] => Mux2.IN19NUMBER[0] => Mux3.IN19NUMBER[0] => Mux4.IN19NUMBER[0] => Mux5.IN19NUMBER[0] => Mux6.IN19NUMBER[1] => Mux0.IN18NUMBER[1] => Mux1.IN18NUMBER[1] => Mux2.IN18NUMBER[1] => Mux3.IN18NUMBER[1] => Mux4.IN18NUMBER[1] => Mux5.IN18NUMBER[1] => Mux6.IN18NUMBER[2] => Mux0.IN17NUMBER[2] => Mux1.IN17NUMBER[2] => Mux2.IN17NUMBER[2] => Mux3.IN17NUMBER[2] => Mux4.IN17NUMBER[2] => Mux5.IN17NUMBER[2] => Mux6.IN17NUMBER[3] => Mux0.IN16NUMBER[3] => Mux1.IN16NUMBER[3] => Mux2.IN16NUMBER[3] => Mux3.IN16NUMBER[3] => Mux4.IN16NUMBER[3] => Mux5.IN16NUMBER[3] => Mux6.IN16HEX_DISP[0] <= Mux6.DB_MAX_OUTPUT_PORT_TYPEHEX_DISP[1] <= Mux5.DB_MAX_OUTPUT_PORT_TYPEHEX_DISP[2] <= Mux4.DB_MAX_OUTPUT_PORT_TYPEHEX_DISP[3] <= Mux3.DB_MAX_OUTPUT_PORT_TYPEHEX_DISP[4] <= Mux2.DB_MAX_OUTPUT_PORT_TYPEHEX_DISP[5] <= Mux1.DB_MAX_OUTPUT_PORT_TYPEHEX_DISP[6] <= Mux0.DB_MAX_OUTPUT_PORT_TYPE|Z80SOC|decoder_7seg:DISPHEX7NUMBER[0] => Mux0.IN19NUMBER[0] => Mux1.IN19NUMBER[0] => Mux2.IN19NUMBER[0] => Mux3.IN19NUMBER[0] => Mux4.IN19NUMBER[0] => Mux5.IN19NUMBER[0] => Mux6.IN19NUMBER[1] => Mux0.IN18NUMBER[1] => Mux1.IN18NUMBER[1] => Mux2.IN18NUMBER[1] => Mux3.IN18NUMBER[1] => Mux4.IN18NUMBER[1] => Mux5.IN18NUMBER[1] => Mux6.IN18NUMBER[2] => Mux0.IN17NUMBER[2] => Mux1.IN17NUMBER[2] => Mux2.IN17NUMBER[2] => Mux3.IN17NUMBER[2] => Mux4.IN17NUMBER[2] => Mux5.IN17NUMBER[2] => Mux6.IN17NUMBER[3] => Mux0.IN16NUMBER[3] => Mux1.IN16NUMBER[3] => Mux2.IN16NUMBER[3] => Mux3.IN16NUMBER[3] => Mux4.IN16NUMBER[3] => Mux5.IN16NUMBER[3] => Mux6.IN16HEX_DISP[0] <= Mux6.DB_MAX_OUTPUT_PORT_TYPEHEX_DISP[1] <= Mux5.DB_MAX_OUTPUT_PORT_TYPEHEX_DISP[2] <= Mux4.DB_MAX_OUTPUT_PORT_TYPEHEX_DISP[3] <= Mux3.DB_MAX_OUTPUT_PORT_TYPEHEX_DISP[4] <= Mux2.DB_MAX_OUTPUT_PORT_TYPEHEX_DISP[5] <= Mux1.DB_MAX_OUTPUT_PORT_TYPEHEX_DISP[6] <= Mux0.DB_MAX_OUTPUT_PORT_TYPE|Z80SOC|ps2kbd:ps2_kbd_instclock => keyboard:kbd_inst.clockclkdelay => caps[0].CLKclkdelay => caps[1].CLKreset => keyboard:kbd_inst.resetread => keyboard:kbd_inst.readscan_ready <= keyboard:kbd_inst.scan_readyps2_ascii_code[0] <= WideOr6.DB_MAX_OUTPUT_PORT_TYPEps2_ascii_code[1] <= WideOr5.DB_MAX_OUTPUT_PORT_TYPEps2_ascii_code[2] <= WideOr4.DB_MAX_OUTPUT_PORT_TYPEps2_ascii_code[3] <= WideOr3.DB_MAX_OUTPUT_PORT_TYPEps2_ascii_code[4] <= WideOr2.DB_MAX_OUTPUT_PORT_TYPEps2_ascii_code[5] <= WideOr1.DB_MAX_OUTPUT_PORT_TYPEps2_ascii_code[6] <= WideOr0.DB_MAX_OUTPUT_PORT_TYPEps2_ascii_code[7] <= WideNor0.DB_MAX_OUTPUT_PORT_TYPE|Z80SOC|ps2kbd:ps2_kbd_inst|keyboard:kbd_instkeyboard_clk => filter[7].DATAINkeyboard_data => SHIFTIN.DATABkeyboard_data => process_2.IN1clock => keyboard_clk_filtered.CLKclock => filter[0].CLKclock => filter[1].CLKclock => filter[2].CLKclock => filter[3].CLKclock => filter[4].CLKclock => filter[5].CLKclock => filter[6].CLKclock => filter[7].CLKclock => clock_enable.CLKreset => INCNT.OUTPUTSELECTreset => INCNT.OUTPUTSELECTreset => INCNT.OUTPUTSELECTreset => INCNT.OUTPUTSELECTreset => READ_CHAR.OUTPUTSELECTreset => ready_set.OUTPUTSELECTreset => scan_code[0]~reg0.ENAreset => scan_code[1]~reg0.ENAreset => scan_code[2]~reg0.ENAreset => scan_code[3]~reg0.ENAreset => scan_code[4]~reg0.ENAreset => scan_code[5]~reg0.ENAreset => scan_code[6]~reg0.ENAreset => scan_code[7]~reg0.ENAreset => SHIFTIN[0].ENAreset => SHIFTIN[1].ENAreset => SHIFTIN[2].ENAreset => SHIFTIN[3].ENAreset => SHIFTIN[4].ENAreset => SHIFTIN[5].ENAreset => SHIFTIN[6].ENAreset => SHIFTIN[7].ENAreset => SHIFTIN[8].ENAread => scan_ready~reg0.ACLRscan_code[0] <= scan_code[0]~reg0.DB_MAX_OUTPUT_PORT_TYPEscan_code[1] <= scan_code[1]~reg0.DB_MAX_OUTPUT_PORT_TYPEscan_code[2] <= scan_code[2]~reg0.DB_MAX_OUTPUT_PORT_TYPEscan_code[3] <= scan_code[3]~reg0.DB_MAX_OUTPUT_PORT_TYPEscan_code[4] <= scan_code[4]~reg0.DB_MAX_OUTPUT_PORT_TYPEscan_code[5] <= scan_code[5]~reg0.DB_MAX_OUTPUT_PORT_TYPEscan_code[6] <= scan_code[6]~reg0.DB_MAX_OUTPUT_PORT_TYPEscan_code[7] <= scan_code[7]~reg0.DB_MAX_OUTPUT_PORT_TYPEscan_ready <= scan_ready~reg0.DB_MAX_OUTPUT_PORT_TYPE|Z80SOC|LCD:lcd_instreset => LCD_RW_int.ACLRreset => LCD_RS~reg0.ACLRreset => LCD_EN~reg0.PRESETreset => data_bus_value[0].ACLRreset => data_bus_value[1].ACLRreset => data_bus_value[2].ACLRreset => data_bus_value[3].PRESETreset => data_bus_value[4].PRESETreset => data_bus_value[5].PRESETreset => data_bus_value[6].ACLRreset => data_bus_value[7].ACLRreset => clk_count_400hz.OUTPUTSELECTreset => clk_count_400hz.OUTPUTSELECTreset => clk_count_400hz.OUTPUTSELECTreset => clk_count_400hz.OUTPUTSELECTreset => clk_count_400hz.OUTPUTSELECTreset => clk_count_400hz.OUTPUTSELECTreset => clk_count_400hz.OUTPUTSELECTreset => clk_count_400hz.OUTPUTSELECTreset => clk_count_400hz.OUTPUTSELECTreset => clk_count_400hz.OUTPUTSELECTreset => clk_count_400hz.OUTPUTSELECTreset => clk_count_400hz.OUTPUTSELECTreset => clk_count_400hz.OUTPUTSELECTreset => clk_count_400hz.OUTPUTSELECTreset => clk_count_400hz.OUTPUTSELECTreset => clk_count_400hz.OUTPUTSELECTreset => clk_count_400hz.OUTPUTSELECTreset => clk_count_400hz.OUTPUTSELECTreset => clk_count_400hz.OUTPUTSELECTreset => clk_count_400hz.OUTPUTSELECTreset => clk_400hz_enable.OUTPUTSELECTreset => next_command~3.DATAINreset => state~14.DATAINreset => LCD_ON~reg0.ENAreset => char_count_sig[4].ENAreset => char_count_sig[3].ENAreset => char_count_sig[2].ENAreset => char_count_sig[1].ENAreset => char_count_sig[0].ENAreset => LCD_BLON~reg0.ENACLOCK_50 => LCD_ON~reg0.CLKCLOCK_50 => LCD_BLON~reg0.CLKCLOCK_50 => char_count_sig[0].CLKCLOCK_50 => char_count_sig[1].CLKCLOCK_50 => char_count_sig[2].CLKCLOCK_50 => char_count_sig[3].CLKCLOCK_50 => char_count_sig[4].CLKCLOCK_50 => LCD_RW_int.CLKCLOCK_50 => LCD_RS~reg0.CLKCLOCK_50 => LCD_EN~reg0.CLKCLOCK_50 => data_bus_value[0].CLKCLOCK_50 => data_bus_value[1].CLKCLOCK_50 => data_bus_value[2].CLKCLOCK_50 => data_bus_value[3].CLKCLOCK_50 => data_bus_value[4].CLKCLOCK_50 => data_bus_value[5].CLKCLOCK_50 => data_bus_value[6].CLKCLOCK_50 => data_bus_value[7].CLKCLOCK_50 => clk_400hz_enable.CLKCLOCK_50 => clk_count_400hz[0].CLKCLOCK_50 => clk_count_400hz[1].CLKCLOCK_50 => clk_count_400hz[2].CLKCLOCK_50 => clk_count_400hz[3].CLKCLOCK_50 => clk_count_400hz[4].CLKCLOCK_50 => clk_count_400hz[5].CLKCLOCK_50 => clk_count_400hz[6].CLKCLOCK_50 => clk_count_400hz[7].CLKCLOCK_50 => clk_count_400hz[8].CLKCLOCK_50 => clk_count_400hz[9].CLKCLOCK_50 => clk_count_400hz[10].CLKCLOCK_50 => clk_count_400hz[11].CLKCLOCK_50 => clk_count_400hz[12].CLKCLOCK_50 => clk_count_400hz[13].CLKCLOCK_50 => clk_count_400hz[14].CLKCLOCK_50 => clk_count_400hz[15].CLKCLOCK_50 => clk_count_400hz[16].CLKCLOCK_50 => clk_count_400hz[17].CLKCLOCK_50 => clk_count_400hz[18].CLKCLOCK_50 => clk_count_400hz[19].CLKCLOCK_50 => next_command~1.DATAINCLOCK_50 => state~12.DATAINLCD_RS <= LCD_RS~reg0.DB_MAX_OUTPUT_PORT_TYPELCD_EN <= LCD_EN~reg0.DB_MAX_OUTPUT_PORT_TYPELCD_RW <= LCD_RW_int.DB_MAX_OUTPUT_PORT_TYPELCD_ON <= LCD_ON~reg0.DB_MAX_OUTPUT_PORT_TYPELCD_BLON <= LCD_BLON~reg0.DB_MAX_OUTPUT_PORT_TYPELCD_DATA[0] <> LCD_DATA[0]LCD_DATA[1] <> LCD_DATA[1]LCD_DATA[2] <> LCD_DATA[2]LCD_DATA[3] <> LCD_DATA[3]LCD_DATA[4] <> LCD_DATA[4]LCD_DATA[5] <> LCD_DATA[5]LCD_DATA[6] <> LCD_DATA[6]LCD_DATA[7] <> LCD_DATA[7]lcd_on_sig => LCD_ON.DATABnext_char[0] => LessThan1.IN8next_char[0] => Add1.IN8next_char[0] => data_bus_value.DATAAnext_char[0] => data_bus_value.DATABnext_char[0] => Equal1.IN15next_char[1] => LessThan1.IN7next_char[1] => Add1.IN7next_char[1] => data_bus_value.DATAAnext_char[1] => data_bus_value.DATABnext_char[1] => Equal1.IN14next_char[2] => LessThan1.IN6next_char[2] => Add1.IN6next_char[2] => data_bus_value.DATAAnext_char[2] => data_bus_value.DATABnext_char[2] => Equal1.IN13next_char[3] => LessThan1.IN5next_char[3] => Add1.IN5next_char[3] => data_bus_value.DATAAnext_char[3] => data_bus_value.DATABnext_char[3] => Equal1.IN12next_char[4] => Equal0.IN7next_char[4] => data_bus_value.DATABnext_char[4] => Equal1.IN11next_char[5] => Equal0.IN6next_char[5] => data_bus_value.DATABnext_char[5] => Equal1.IN10next_char[6] => Equal0.IN5next_char[6] => data_bus_value.DATABnext_char[6] => Equal1.IN9next_char[7] => Equal0.IN4next_char[7] => data_bus_value.DATABnext_char[7] => Equal1.IN8char_count[0] <= char_count_sig[0].DB_MAX_OUTPUT_PORT_TYPEchar_count[1] <= char_count_sig[1].DB_MAX_OUTPUT_PORT_TYPEchar_count[2] <= char_count_sig[2].DB_MAX_OUTPUT_PORT_TYPEchar_count[3] <= char_count_sig[3].DB_MAX_OUTPUT_PORT_TYPEchar_count[4] <= char_count_sig[4].DB_MAX_OUTPUT_PORT_TYPEclk400hz <= clk_400hz_enable.DB_MAX_OUTPUT_PORT_TYPE
