URL
https://opencores.org/ocsvn/zipcpu/zipcpu/trunk
Subversion Repositories zipcpu
[/] [zipcpu/] [trunk/] [bench/] [formal/] [idecode.gtkw] - Rev 209
Compare with Previous | Blame | View Log
[*][*] GTKWave Analyzer v3.3.86 (w)1999-2017 BSI[*] Sun Dec 2 03:08:39 2018[*][dumpfile] "(null)"[savefile] "/home/dan/bizcopy/zipcpu/bench/formal/idecode.gtkw"[timestart] 0[size] 1665 600[pos] -1 -1*-3.760617 -1 -1 -1 -1 -1 -1 -1 -1 -1 -1 -1 -1 -1 -1 -1 -1 -1 -1 -1 -1 -1 -1 -1 -1 -1 -1 -1[sst_width] 270[signals_width] 230[sst_expanded] 1[sst_vpaned_height] 143@28idecode.i_ceidecode.i_clkidecode.i_gieidecode.i_pf_valididecode.i_illegal@22idecode.i_instruction[31:0]idecode.i_pc[25:0]@28idecode.i_resetidecode.i_stalled@22idecode.iword[30:0]@200-@29idecode.o_valid@22idecode.o_dcdA[6:0]idecode.o_dcdB[6:0]@28idecode.o_ALUidecode.o_DVidecode.o_FP@22idecode.o_I[31:0]@28idecode.o_M@22idecode.o_branch_pc[25:0]@28idecode.o_break@22idecode.o_cond[3:0]@28idecode.o_early_branchidecode.o_early_branch_stbidecode.o_illegalidecode.o_ljmpidecode.o_lock@22idecode.o_op[3:0]idecode.o_pc[25:0]@28idecode.o_phaseidecode.o_pipe@22idecode.o_preA[4:0]idecode.o_preB[4:0]@28idecode.o_rAidecode.o_rBidecode.o_sim@22idecode.o_sim_immv[22:0]@28idecode.o_wFidecode.o_wRidecode.o_zI@22idecode.f_hidden_state[31:0]idecode.f_insn_word[31:0]@28idecode.f_last_insnidecode.f_new_insnidecode.f_past_valid@22idecode.f_result[127:0]idecode.f_this_pipe_I[20:0]@28idecode.fc_ALUidecode.fc_DVidecode.fc_FP@22idecode.fc_I[31:0]@28idecode.fc_Midecode.fc_break@22idecode.fc_cond[3:0]idecode.fc_dcdA[6:0]idecode.fc_dcdB[6:0]idecode.fc_dcdR[6:0]@28idecode.fc_illegalidecode.fc_lock@22idecode.fc_op[3:0]@28idecode.fc_rAidecode.fc_rBidecode.fc_sim@22idecode.fc_sim_immv[22:0]@28idecode.fc_wFidecode.fc_wRidecode.pf_valid@22idecode.possibly_unused[5:0]idecode.r_I[22:0]@28idecode.r_valididecode.w_ALU@22idecode.w_I[22:0]@28idecode.w_Izidecode.w_addidecode.w_breakidecode.w_brev@22idecode.w_cis_op[4:0]@28idecode.w_cmptst@22idecode.w_cond[3:0]idecode.w_dcdA[4:0]@28idecode.w_dcdA_ccidecode.w_dcdA_pc@22idecode.w_dcdB[4:0]@28idecode.w_dcdB_ccidecode.w_dcdB_pc@22idecode.w_dcdR[4:0]@28idecode.w_dcdR_ccidecode.w_dcdR_pcidecode.w_dividecode.w_fpu@22idecode.w_fullI[22:0]@28idecode.w_ldiidecode.w_ldiloidecode.w_ljmpidecode.w_ljmp_dlyidecode.w_lockidecode.w_memidecode.w_movidecode.w_mpyidecode.w_noop@22idecode.w_op[4:0]@28idecode.w_rAidecode.w_rBidecode.w_simidecode.w_specialidecode.w_stoidecode.w_wFidecode.w_wRidecode.w_wR_n[pattern_trace] 1[pattern_trace] 0
