OpenCores
URL https://opencores.org/ocsvn/next186_soc_pc/next186_soc_pc/trunk

Subversion Repositories next186_soc_pc

[/] [next186_soc_pc/] [trunk/] [HW/] [ddr_186.ucf] - Rev 2

Go to most recent revision | Compare with Previous | Blame | View Log

#NET "cntrl0_ddr2_a<15>" LOC = "W3" | IOSTANDARD = SSTL18_II;
#NET "cntrl0_ddr2_a<14>" LOC = "V4" | IOSTANDARD = SSTL18_II;
#NET "cntrl0_ddr2_a<13>" LOC = "V3" | IOSTANDARD = SSTL18_II;
NET "cntrl0_ddr2_a<12>" LOC = Y2 |IOSTANDARD = "SSTL18_II";
NET "cntrl0_ddr2_a<11>" LOC = V1 |IOSTANDARD = "SSTL18_II";
NET "cntrl0_ddr2_a<10>" LOC = T3 |IOSTANDARD = "SSTL18_II";
NET "cntrl0_ddr2_a<9>" LOC = W2 |IOSTANDARD = "SSTL18_II";
NET "cntrl0_ddr2_a<8>" LOC = W1 |IOSTANDARD = "SSTL18_II";
NET "cntrl0_ddr2_a<7>" LOC = Y1 |IOSTANDARD = "SSTL18_II";
NET "cntrl0_ddr2_a<6>" LOC = U1 |IOSTANDARD = "SSTL18_II";
NET "cntrl0_ddr2_a<5>" LOC = U4 |IOSTANDARD = "SSTL18_II";
NET "cntrl0_ddr2_a<4>" LOC = U2 |IOSTANDARD = "SSTL18_II";
NET "cntrl0_ddr2_a<3>" LOC = U3 |IOSTANDARD = "SSTL18_II";
NET "cntrl0_ddr2_a<2>" LOC = R1 |IOSTANDARD = "SSTL18_II";
NET "cntrl0_ddr2_a<1>" LOC = T4 |IOSTANDARD = "SSTL18_II";
NET "cntrl0_ddr2_a<0>" LOC = R2 |IOSTANDARD = "SSTL18_II";

NET "cntrl0_ddr2_dq<15>" LOC = F3 |IOSTANDARD = "SSTL18_II";
NET "cntrl0_ddr2_dq<14>" LOC = G3 |IOSTANDARD = "SSTL18_II";
NET "cntrl0_ddr2_dq<13>" LOC = F1 |IOSTANDARD = "SSTL18_II";
NET "cntrl0_ddr2_dq<12>" LOC = H5 |IOSTANDARD = "SSTL18_II";
NET "cntrl0_ddr2_dq<11>" LOC = H6 |IOSTANDARD = "SSTL18_II";
NET "cntrl0_ddr2_dq<10>" LOC = G1 |IOSTANDARD = "SSTL18_II";
NET "cntrl0_ddr2_dq<9>" LOC = G4 |IOSTANDARD = "SSTL18_II";
NET "cntrl0_ddr2_dq<8>" LOC = F2 |IOSTANDARD = "SSTL18_II";
NET "cntrl0_ddr2_dq<7>" LOC = H2 |IOSTANDARD = "SSTL18_II";
NET "cntrl0_ddr2_dq<6>" LOC = K4 |IOSTANDARD = "SSTL18_II";
NET "cntrl0_ddr2_dq<5>" LOC = L1 |IOSTANDARD = "SSTL18_II";
NET "cntrl0_ddr2_dq<4>" LOC = L5 |IOSTANDARD = "SSTL18_II";
NET "cntrl0_ddr2_dq<3>" LOC = L3 |IOSTANDARD = "SSTL18_II";
NET "cntrl0_ddr2_dq<2>" LOC = K1 |IOSTANDARD = "SSTL18_II";
NET "cntrl0_ddr2_dq<1>" LOC = K5 |IOSTANDARD = "SSTL18_II";
NET "cntrl0_ddr2_dq<0>" LOC = H1 |IOSTANDARD = "SSTL18_II";

#NET "cntrl0_ddr2_ba<2>" LOC = "P5" | IOSTANDARD = SSTL18_II;
NET "cntrl0_ddr2_ba<1>" LOC = R3 |IOSTANDARD = "SSTL18_II";
NET "cntrl0_ddr2_ba<0>" LOC = P3 |IOSTANDARD = "SSTL18_II";
NET "cntrl0_ddr2_ras_n" LOC = M3 |IOSTANDARD = "SSTL18_II";
NET "cntrl0_ddr2_cas_n" LOC = M4 |IOSTANDARD = "SSTL18_II";
NET "cntrl0_ddr2_we_n" LOC = N4 |IOSTANDARD = "SSTL18_II";
NET "cntrl0_ddr2_ck_n" LOC = M2 |IOSTANDARD = "DIFF_SSTL18_II";
NET "cntrl0_ddr2_ck" LOC = M1 |IOSTANDARD = "DIFF_SSTL18_II";
NET "cntrl0_ddr2_cke" LOC = N3 |IOSTANDARD = "SSTL18_II";
NET "cntrl0_ddr2_cs_n" LOC = M5 |IOSTANDARD = "SSTL18_II";
NET "cntrl0_ddr2_dm<1>" LOC = E3 |IOSTANDARD = "SSTL18_II";
NET "cntrl0_ddr2_dqs_n<1>" LOC = J5 |IOSTANDARD = "DIFF_SSTL18_II";
NET "cntrl0_ddr2_dqs<1>" LOC = K6 |IOSTANDARD = "DIFF_SSTL18_II";
NET "cntrl0_ddr2_dm<0>" LOC = J3 |IOSTANDARD = "SSTL18_II";
NET "cntrl0_ddr2_dqs_n<0>" LOC = K2 |IOSTANDARD = "DIFF_SSTL18_II";
NET "cntrl0_ddr2_dqs<0>" LOC = K3 |IOSTANDARD = "DIFF_SSTL18_II";
NET "cntrl0_ddr2_odt" LOC = P1 |IOSTANDARD = "SSTL18_II";
NET "cntrl0_rst_dqs_div_in" LOC = H4 |IOSTANDARD = "SSTL18_II";
NET "cntrl0_rst_dqs_div_out" LOC = H3 |IOSTANDARD = "SSTL18_II";

NET "sys_clk_in" LOC = V12 |IOSTANDARD = "LVCMOS33";
NET "CLK_50MHZ" LOC = E12 |IOSTANDARD = LVCMOS33;// | PERIOD = 20.0ns HIGH 40%;
CONFIG PROHIBIT = H7;
CONFIG PROHIBIT = J1;
CONFIG PROHIBIT = J8;
CONFIG PROHIBIT = L8;
CONFIG PROHIBIT = N1;
CONFIG PROHIBIT = R6;
CONFIG PROHIBIT = T1;
CONFIG PROHIBIT = T6;

#NET "LED<7>" LOC = "W21" | IOSTANDARD = LVCMOS33 | SLEW = SLOW | DRIVE = 8 ;
#NET "LED<6>" LOC = "Y22" | IOSTANDARD = LVCMOS33 | SLEW = SLOW | DRIVE = 8 ;
#NET "LED<5>" LOC = "V20" | IOSTANDARD = LVCMOS33 | SLEW = SLOW | DRIVE = 8 ;
#NET "LED<4>" LOC = "V19" | IOSTANDARD = LVCMOS33 | SLEW = SLOW | DRIVE = 8 ;
#NET "LED<3>" LOC = "U19" | IOSTANDARD = LVCMOS33 | SLEW = SLOW | DRIVE = 8 ;
#NET "LED<2>" LOC = "U20" | IOSTANDARD = LVCMOS33 | SLEW = SLOW | DRIVE = 8 ;
#NET "LED<1>" LOC = "T19" | IOSTANDARD = LVCMOS33 | SLEW = SLOW | DRIVE = 8 ;
#NET "LED<0>" LOC = "R20" | IOSTANDARD = LVCMOS33 | SLEW = SLOW | DRIVE = 8 ;
NET "VGA_R<3>" LOC = "C8" |IOSTANDARD = LVCMOS33 |DRIVE = 8 |SLEW = FAST ;
NET "VGA_R<2>" LOC = "B8" |IOSTANDARD = LVCMOS33 |DRIVE = 8 |SLEW = FAST ;
NET "VGA_R<1>" LOC = "B3" |IOSTANDARD = LVCMOS33 |DRIVE = 8 |SLEW = FAST ;
NET "VGA_R<0>" LOC = "A3" |IOSTANDARD = LVCMOS33 |DRIVE = 8 |SLEW = FAST ;
NET "VGA_G<3>" LOC = "D6" |IOSTANDARD = LVCMOS33 |DRIVE = 8 |SLEW = FAST ;
NET "VGA_G<2>" LOC = "C6" |IOSTANDARD = LVCMOS33 |DRIVE = 8 |SLEW = FAST ;
NET "VGA_G<1>" LOC = "D5" |IOSTANDARD = LVCMOS33 |DRIVE = 8 |SLEW = FAST ;
NET "VGA_G<0>" LOC = "C5" |IOSTANDARD = LVCMOS33 |DRIVE = 8 |SLEW = FAST ;
NET "VGA_B<3>" LOC = "C9" |IOSTANDARD = LVCMOS33 |DRIVE = 8 |SLEW = FAST ;
NET "VGA_B<2>" LOC = "B9" |IOSTANDARD = LVCMOS33 |DRIVE = 8 |SLEW = FAST ;
NET "VGA_B<1>" LOC = "D7" |IOSTANDARD = LVCMOS33 |DRIVE = 8 |SLEW = FAST ;
NET "VGA_B<0>" LOC = "C7" |IOSTANDARD = LVCMOS33 |DRIVE = 8 |SLEW = FAST ;
NET "VGA_HSYNC" LOC = "C11" |IOSTANDARD = LVCMOS33 |DRIVE = 8 |SLEW = FAST ;
NET "VGA_VSYNC" LOC = "B11" |IOSTANDARD = LVCMOS33 |DRIVE = 8 |SLEW = FAST ;

#NET "BTN_EAST" LOC = "T16" | IOSTANDARD = LVCMOS33 | PULLDOWN ;
#NET "BTN_NORTH" LOC = "T14" | IOSTANDARD = LVCMOS33 | PULLDOWN ;
NET "BTN_SOUTH" LOC = "T15" |IOSTANDARD = LVCMOS33 |PULLDOWN ;
NET "BTN_WEST" LOC = "U15" |IOSTANDARD = LVCMOS33 |PULLDOWN ;

# PS/2 connection
NET "PS2_CLK1" LOC = "W12" |IOSTANDARD = LVCMOS33 |DRIVE = 8 |SLEW = SLOW |PULLUP;
NET "PS2_DATA1" LOC = "V11" |IOSTANDARD = LVCMOS33 |DRIVE = 8 |SLEW = SLOW  |PULLUP;
NET "PS2_CLK2" LOC = "U11" |IOSTANDARD = LVCMOS33 |DRIVE = 8 |SLEW = SLOW  |PULLUP;
NET "PS2_DATA2" LOC = "Y12" |IOSTANDARD = LVCMOS33 |DRIVE = 8 |SLEW = SLOW  |PULLUP;

# RS232 connection
#NET "RS232_DTE_RXD" LOC = "F16" | IOSTANDARD = LVCMOS33;
#NET "RS232_DTE_TXD" LOC = "E15" | IOSTANDARD = LVCMOS33 | DRIVE = 8 | SLEW = SLOW ;
NET "RS232_DCE_RXD" LOC = "E16" |IOSTANDARD = LVCMOS33;
NET "RS232_DCE_TXD" LOC = "F15" |IOSTANDARD = LVCMOS33 |DRIVE = 8 |SLEW = SLOW ;

CONFIG ENABLE_SUSPEND = NO ;
NET "FPGA_AWAKE" LOC = "AB15" |IOSTANDARD = LVCMOS33 |SLEW = SLOW |DRIVE = 8 ;

NET "SD_CS" LOC = "AA21" |IOSTANDARD = LVCMOS33 |SLEW = FAST |DRIVE = 8 ;
NET "SD_DI" LOC = "AB21" |IOSTANDARD = LVCMOS33 |SLEW = FAST |DRIVE = 8 ;
NET "SD_CK" LOC = "AA19" |IOSTANDARD = LVCMOS33 |SLEW = FAST |DRIVE = 8 ;
NET "SD_DO" LOC = "AB19" |IOSTANDARD = LVCMOS33 |PULLUP;

NET "AUD_L" LOC = "Y10" |IOSTANDARD = LVCMOS33 |DRIVE = 2 |SLEW = SLOW ;
NET "AUD_R" LOC = "V10" |IOSTANDARD = LVCMOS33 |DRIVE = 2 |SLEW = SLOW ;
#Created by Constraints Editor (xc3s700an-fgg484-4) - 2013/05/17
NET "CLK_50MHZ" TNM_NET = CLK_50MHZ;
TIMESPEC TS_CLK_50MHZ = PERIOD "CLK_50MHZ" 54 ns HIGH 50%;
#Created by Constraints Editor (xc3s700an-fgg484-4) - 2013/05/17
NET "sys_clk_in" TNM_NET = sys_clk_in;
TIMESPEC TS_sys_clk_in = PERIOD "sys_clk_in" 8 ns HIGH 50%;

Go to most recent revision | Compare with Previous | Blame | View Log

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.