OpenCores
URL https://opencores.org/ocsvn/openmsp430/openmsp430/trunk

Subversion Repositories openmsp430

[/] [openmsp430/] [trunk/] [core/] [sim/] [rtl_sim/] [run/] [run_all] - Rev 122

Go to most recent revision | Compare with Previous | Blame | View Log

#!/bin/bash

# Disable waveform dumping
OMSP_NODUMP=1
export OMSP_NODUMP

# Choose simulator:
#                   - iverilog  : Icarus Verilog  (default)
#                   - cver      : CVer
#                   - verilog   : Verilog-XL
#                   - ncverilog : NC-Verilog
#                   - vcs       : VCS
#                   - vsim      : Modelsim
#                   - isim      : Xilinx simulator
OMSP_SIMULATOR=iverilog
export OMSP_SIMULATOR

rm -rf ./log/*.log
mkdir  ./log

# Two-Operand Arithmetic test patterns
../bin/msp430sim two-op_mov          | tee ./log/two-op_mov.log
../bin/msp430sim two-op_mov-b        | tee ./log/two-op_mov-b.log
../bin/msp430sim two-op_add          | tee ./log/two-op_add.log
../bin/msp430sim two-op_add-b        | tee ./log/two-op_add-b.log
../bin/msp430sim two-op_addc         | tee ./log/two-op_addc.log
../bin/msp430sim two-op_sub          | tee ./log/two-op_sub.log
../bin/msp430sim two-op_subc         | tee ./log/two-op_subc.log
../bin/msp430sim two-op_cmp          | tee ./log/two-op_cmp.log
../bin/msp430sim two-op_bit          | tee ./log/two-op_bit.log
../bin/msp430sim two-op_bic          | tee ./log/two-op_bic.log
../bin/msp430sim two-op_bis          | tee ./log/two-op_bis.log
../bin/msp430sim two-op_xor          | tee ./log/two-op_xor.log
../bin/msp430sim two-op_and          | tee ./log/two-op_and.log
../bin/msp430sim two-op_dadd         | tee ./log/two-op_dadd.log

# Conditional Jump test patterns
../bin/msp430sim c-jump_jeq          | tee ./log/c-jump_jeq.log
../bin/msp430sim c-jump_jne          | tee ./log/c-jump_jne.log
../bin/msp430sim c-jump_jc           | tee ./log/c-jump_jc.log
../bin/msp430sim c-jump_jnc          | tee ./log/c-jump_jnc.log
../bin/msp430sim c-jump_jn           | tee ./log/c-jump_jn.log
../bin/msp430sim c-jump_jge          | tee ./log/c-jump_jge.log
../bin/msp430sim c-jump_jl           | tee ./log/c-jump_jl.log
../bin/msp430sim c-jump_jmp          | tee ./log/c-jump_jmp.log

# Single-Operand Arithmetic test patterns
../bin/msp430sim sing-op_rrc         | tee ./log/sing-op_rrc.log
../bin/msp430sim sing-op_rra         | tee ./log/sing-op_rra.log
../bin/msp430sim sing-op_swpb        | tee ./log/sing-op_swpb.log
../bin/msp430sim sing-op_sxt         | tee ./log/sing-op_sxt.log
../bin/msp430sim sing-op_push        | tee ./log/sing-op_push.log
../bin/msp430sim sing-op_call        | tee ./log/sing-op_call.log
../bin/msp430sim sing-op_reti        | tee ./log/sing-op_reti.log

# ROM Data Read access
../bin/msp430sim two-op_add_rom-rd   | tee ./log/two-op_add_rom-rd.log
../bin/msp430sim sing-op_push_rom-rd | tee ./log/sing-op_push_rom-rd.log
../bin/msp430sim sing-op_call_rom-rd | tee ./log/sing-op_call_rom-rd.log

# Power saving modes (CPUOFF, OSCOFF, SCG1)
../bin/msp430sim op_modes            | tee ./log/op_modes.log

# Basic clock module
../bin/msp430sim clock_module        | tee ./log/clock_module.log

# Serial Debug Interface
../bin/msp430sim dbg_uart            | tee ./log/dbg_uart.log
../bin/msp430sim dbg_cpu             | tee ./log/dbg_cpu.log
../bin/msp430sim dbg_mem             | tee ./log/dbg_mem.log
../bin/msp430sim dbg_hwbrk0          | tee ./log/dbg_hwbrk0.log
../bin/msp430sim dbg_hwbrk1          | tee ./log/dbg_hwbrk1.log
../bin/msp430sim dbg_hwbrk2          | tee ./log/dbg_hwbrk2.log
../bin/msp430sim dbg_hwbrk3          | tee ./log/dbg_hwbrk3.log
../bin/msp430sim dbg_halt_irq        | tee ./log/dbg_halt_irq.log
../bin/msp430sim dbg_onoff           | tee ./log/dbg_onoff.log

# Watchdog test patterns
../bin/msp430sim wdt_interval        | tee ./log/wdt_interval.log
../bin/msp430sim wdt_watchdog        | tee ./log/wdt_watchdog.log
../bin/msp430sim wdt_clkmux          | tee ./log/wdt_clkmux.log

# GPIO test patterns
../bin/msp430sim gpio_rdwr           | tee ./log/gpio_rdwr.log
../bin/msp430sim gpio_irq            | tee ./log/gpio_irq.log

# Peripheral templates test patterns
../bin/msp430sim template_periph_8b  | tee ./log/template_periph_8b.log
../bin/msp430sim template_periph_16b | tee ./log/template_periph_16b.log

# Timer A patterns
../bin/msp430sim tA_modes            | tee ./log/tA_modes.log
../bin/msp430sim tA_compare          | tee ./log/tA_compare.log
../bin/msp430sim tA_output           | tee ./log/tA_output.log
../bin/msp430sim tA_capture          | tee ./log/tA_capture.log
../bin/msp430sim tA_clkmux           | tee ./log/tA_clkmux.log


# Hardware multiplier test patterns
../bin/msp430sim mpy_basic           | tee ./log/mpy_basic.log


grep SKIPPED ./log/*.log
grep FAILED  ./log/*.log
echo ""
echo " ================================"
echo -n "| Number of passed patterns : "
cat ./log/*.log | grep -c PASSED
echo -n "| Number of failed patterns : "
cat ./log/*.log | grep -c FAILED
echo -n "| Number of skipped patterns: "
cat ./log/*.log | grep -c SKIPPED
echo "|--------------------------------"
echo -n "| Number of patterns:        "
ls -1 ./log/*.log | wc -l
echo " ================================"
echo " Make sure passed == total"
echo ""
echo ""

Go to most recent revision | Compare with Previous | Blame | View Log

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.