OpenCores
URL https://opencores.org/ocsvn/qaz_libs/qaz_libs/trunk

Subversion Repositories qaz_libs

[/] [qaz_libs/] [trunk/] [PCIe/] [sim/] [tests/] [tb_chnl_tester/] [tb_chnl_tester.sv] - Rev 32

Compare with Previous | Blame | View Log

//////////////////////////////////////////////////////////////////////
////                                                              ////
//// Copyright (C) 2017 Authors and OPENCORES.ORG                 ////
////                                                              ////
//// This source file may be used and distributed without         ////
//// restriction provided that this copyright statement is not    ////
//// removed from the file and that any derivative work contains  ////
//// the original copyright notice and the associated disclaimer. ////
////                                                              ////
//// This source file is free software; you can redistribute it   ////
//// and/or modify it under the terms of the GNU Lesser General   ////
//// Public License as published by the Free Software Foundation; ////
//// either version 2.1 of the License, or (at your option) any   ////
//// later version.                                               ////
////                                                              ////
//// This source is distributed in the hope that it will be       ////
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
//// PURPOSE.  See the GNU Lesser General Public License for more ////
//// details.                                                     ////
////                                                              ////
//// You should have received a copy of the GNU Lesser General    ////
//// Public License along with this source; if not, download it   ////
//// from http://www.opencores.org/lgpl.shtml                     ////
////                                                              ////
//////////////////////////////////////////////////////////////////////


module tb_top();

  // --------------------------------------------------------------------
  // test bench clock & reset
  wire clk_100mhz;
  wire tb_clk = clk_100mhz;
  wire tb_rst;

  tb_base #(.PERIOD(10_000)) tb(clk_100mhz, tb_rst);


  // --------------------------------------------------------------------
  //
  wire tb_rst_s;
  wire aclk     = tb_clk;
  wire aresetn  = ~tb_rst_s;

  sync_reset sync_reset_i(tb_clk, tb_rst, tb_rst_s);


  // --------------------------------------------------------------------
  //
  import tb_chnl_tester_pkg::*;


  // --------------------------------------------------------------------
  //
  riffa_chnl_if #(.N(N)) chnl_bus();


  // --------------------------------------------------------------------
  //
        wire CLK = tb_clk;
        wire RST = tb_rst_s;
  assign chnl_bus.rx_clk = CLK;
  assign chnl_bus.tx_clk = CLK;

  chnl_tester #(.C_PCI_DATA_WIDTH(C_PCI_DATA_WIDTH))
    dut
    (
      .CHNL_RX_CLK(chnl_bus.rx_clk),
      .CHNL_RX(chnl_bus.rx),
      .CHNL_RX_ACK(chnl_bus.rx_ack),
      .CHNL_RX_LAST(chnl_bus.rx_last),
      .CHNL_RX_LEN(chnl_bus.rx_len),
      .CHNL_RX_OFF(chnl_bus.rx_off),
      .CHNL_RX_DATA(chnl_bus.rx_data),
      .CHNL_RX_DATA_VALID(chnl_bus.rx_data_valid),
      .CHNL_RX_DATA_REN(chnl_bus.rx_data_ren),
      .CHNL_TX_CLK(chnl_bus.tx_clk),
      .CHNL_TX(chnl_bus.tx),
      .CHNL_TX_ACK(chnl_bus.tx_ack),
      .CHNL_TX_LAST(chnl_bus.tx_last),
      .CHNL_TX_LEN(chnl_bus.tx_len),
      .CHNL_TX_OFF(chnl_bus.tx_off),
      .CHNL_TX_DATA(chnl_bus.tx_data),
      .CHNL_TX_DATA_VALID(chnl_bus.tx_data_valid),
      .CHNL_TX_DATA_REN(chnl_bus.tx_data_ren),
      .*
    );


  // --------------------------------------------------------------------
  //
  tb_chnl_tester_class #(.N(N)) a_h;

  initial
    a_h = new(chnl_bus);


  // --------------------------------------------------------------------
  // sim models
  //  |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
  // \|/-\|/-\|/-\|/-\|/-\|/-\|/-\|/-\|/-\|/-\|/-\|/-\|/-\|/-\|/-\|/-\|/
  //  '   '   '   '   '   '   '   '   '   '   '   '   '   '   '   '   '

  // --------------------------------------------------------------------
  //


  //  '   '   '   '   '   '   '   '   '   '   '   '   '   '   '   '   '
  // /|\-/|\-/|\-/|\-/|\-/|\-/|\-/|\-/|\-/|\-/|\-/|\-/|\-/|\-/|\-/|\-/|\
  //  |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |   |
  // sim models
  // --------------------------------------------------------------------



  // --------------------------------------------------------------------
  // test
  the_test test( tb_clk, tb_rst );

  initial
    begin

      test.run_the_test();

      $display("^^^---------------------------------");
      $display("^^^ %16.t | Testbench done.", $time);
      $display("^^^---------------------------------");

      $display("^^^---------------------------------");

      $stop();

    end

endmodule



Compare with Previous | Blame | View Log

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.