URL
https://opencores.org/ocsvn/spi_master_slave/spi_master_slave/trunk
Subversion Repositories spi_master_slave
[/] [spi_master_slave/] [trunk/] [syn/] [spi_master_atlys_top.par] - Rev 20
Go to most recent revision | Compare with Previous | Blame | View Log
Release 13.1 par O.40d (nt)Copyright (c) 1995-2011 Xilinx, Inc. All rights reserved.DEVELOP-W7:: Wed Aug 10 22:56:51 2011par -w -intstyle ise -ol high -xe n -mt 4 spi_master_atlys_top_map.ncdspi_master_atlys_top.ncd spi_master_atlys_top.pcfConstraints file: spi_master_atlys_top.pcf.Loading device for application Rf_Device from file '6slx45.nph' in environment C:\Xilinx\13.1\ISE_DS\ISE\."spi_master_atlys_top" is an NCD, version 3.2, device xc6slx45, package csg324, speed -2Initializing temperature to 85.000 Celsius. (default - Range: 0.000 to 85.000 Celsius)Initializing voltage to 1.140 Volts. (default - Range: 1.140 to 1.260 Volts)INFO:Par:282 - No user timing constraints were detected or you have set the option to ignore timing constraints ("par-x"). Place and Route will run in "Performance Evaluation Mode" to automatically improve the performance of allinternal clocks in this design. Because there are not defined timing requirements, a timing score will not bereported in the PAR report in this mode. The PAR timing summary will list the performance achieved for each clock.Note: For the fastest runtime, set the effort level to "std". For best performance, set the effort level to "high".Device speed data version: "PRODUCTION 1.18 2011-04-07".Device Utilization Summary:Slice Logic Utilization:Number of Slice Registers: 209 out of 54,576 1%Number used as Flip Flops: 209Number used as Latches: 0Number used as Latch-thrus: 0Number used as AND/OR logics: 0Number of Slice LUTs: 145 out of 27,288 1%Number used as logic: 127 out of 27,288 1%Number using O6 output only: 75Number using O5 output only: 13Number using O5 and O6: 39Number used as ROM: 0Number used as Memory: 4 out of 6,408 1%Number used as Dual Port RAM: 0Number used as Single Port RAM: 0Number used as Shift Register: 4Number using O6 output only: 4Number using O5 output only: 0Number using O5 and O6: 0Number used exclusively as route-thrus: 14Number with same-slice register load: 12Number with same-slice carry load: 2Number with other load: 0Slice Logic Distribution:Number of occupied Slices: 91 out of 6,822 1%Number of LUT Flip Flop pairs used: 225Number with an unused Flip Flop: 49 out of 225 21%Number with an unused LUT: 80 out of 225 35%Number of fully used LUT-FF pairs: 96 out of 225 42%Number of slice register sites lostto control set restrictions: 0 out of 54,576 0%A LUT Flip Flop pair for this architecture represents one LUT paired withone Flip Flop within a slice. A control set is a unique combination ofclock, reset, set, and enable signals for a registered element.The Slice Logic Distribution report is not meaningful if the design isover-mapped for a non-slice resource or if Placement fails.IO Utilization:Number of bonded IOBs: 63 out of 218 28%Number of LOCed IOBs: 43 out of 63 68%Specific Feature Utilization:Number of RAMB16BWERs: 0 out of 116 0%Number of RAMB8BWERs: 0 out of 232 0%Number of BUFIO2/BUFIO2_2CLKs: 0 out of 32 0%Number of BUFIO2FB/BUFIO2FB_2CLKs: 0 out of 32 0%Number of BUFG/BUFGMUXs: 2 out of 16 12%Number used as BUFGs: 2Number used as BUFGMUX: 0Number of DCM/DCM_CLKGENs: 0 out of 8 0%Number of ILOGIC2/ISERDES2s: 0 out of 376 0%Number of IODELAY2/IODRP2/IODRP2_MCBs: 0 out of 376 0%Number of OLOGIC2/OSERDES2s: 0 out of 376 0%Number of BSCANs: 0 out of 4 0%Number of BUFHs: 0 out of 256 0%Number of BUFPLLs: 0 out of 8 0%Number of BUFPLL_MCBs: 0 out of 4 0%Number of DSP48A1s: 0 out of 58 0%Number of ICAPs: 0 out of 1 0%Number of MCBs: 0 out of 2 0%Number of PCILOGICSEs: 0 out of 2 0%Number of PLL_ADVs: 0 out of 4 0%Number of PMVs: 0 out of 1 0%Number of STARTUPs: 0 out of 1 0%Number of SUSPEND_SYNCs: 0 out of 1 0%Overall effort level (-ol): HighRouter effort level (-rl): HighWARNING:Par:545 - Multi-threading ("-mt" option) is not supported for the Performance Evaluation Mode. PAR will use only one processor.Starting initial Timing Analysis. REAL time: 4 secsFinished initial Timing Analysis. REAL time: 4 secsStarting RouterPhase 1 : 910 unrouted; REAL time: 5 secsPhase 2 : 760 unrouted; REAL time: 6 secsPhase 3 : 207 unrouted; REAL time: 7 secsPhase 4 : 207 unrouted; (Par is working to improve performance) REAL time: 9 secsUpdating file: spi_master_atlys_top.ncd with current fully routed design.Phase 5 : 0 unrouted; (Par is working to improve performance) REAL time: 9 secsPhase 6 : 0 unrouted; (Par is working to improve performance) REAL time: 9 secsPhase 7 : 0 unrouted; (Par is working to improve performance) REAL time: 9 secsPhase 8 : 0 unrouted; (Par is working to improve performance) REAL time: 9 secsPhase 9 : 0 unrouted; (Par is working to improve performance) REAL time: 9 secsPhase 10 : 0 unrouted; (Par is working to improve performance) REAL time: 9 secsTotal REAL time to Router completion: 9 secsTotal CPU time to Router completion: 9 secsPartition Implementation Status-------------------------------No Partitions were found in this design.-------------------------------Generating "PAR" statistics.INFO:Par:459 - The Clock Report is not displayed in the non timing-driven mode.Timing Score: 0 (Setup: 0, Hold: 0)Asterisk (*) preceding a constraint indicates it was not met.This may be due to a setup or hold violation.----------------------------------------------------------------------------------------------------------Constraint | Check | Worst Case | Best Case | Timing | Timing| | Slack | Achievable | Errors | Score----------------------------------------------------------------------------------------------------------Autotimespec constraint for clock net gcl | SETUP | N/A| 5.299ns| N/A| 0k_i_BUFGP | HOLD | 0.388ns| | 0| 0----------------------------------------------------------------------------------------------------------Autotimespec constraint for clock net Ins | SETUP | N/A| 5.052ns| N/A| 0t_spi_master_port/spi_clk_reg_BUFG | HOLD | 0.497ns| | 0| 0----------------------------------------------------------------------------------------------------------All constraints were met.INFO:Timing:2761 - N/A entries in the Constraints List may indicate that theconstraint is not analyzed due to the following: No paths covered by thisconstraint; Other constraints intersect with this constraint; or Thisconstraint was disabled by a Path Tracing Control. Please run the TimespecInteraction Report (TSI) via command line (trce tsi) or Timing Analyzer GUI.Generating Pad Report.All signals are completely routed.Total REAL time to PAR completion: 10 secsTotal CPU time to PAR completion: 10 secsPeak Memory Usage: 269 MBPlacer: Placement generated during map.Routing: Completed - No errors found.Number of error messages: 0Number of warning messages: 1Number of info messages: 2Writing design to file spi_master_atlys_top.ncdPAR done!
Go to most recent revision | Compare with Previous | Blame | View Log
