URL
https://opencores.org/ocsvn/spi_master_slave/spi_master_slave/trunk
Subversion Repositories spi_master_slave
[/] [spi_master_slave/] [trunk/] [syn/] [spi_master_atlys_top_map.map] - Rev 24
Compare with Previous | Blame | View Log
Release 13.1 Map O.40d (nt)Xilinx Map Application Log File for Design 'spi_master_atlys_top'Design Information------------------Command Line : map -intstyle ise -p xc6slx45-csg324-2 -w -logic_opt off -olhigh -xe n -t 1 -xt 0 -register_duplication off -r 4 -global_opt area-equivalent_register_removal on -mt 2 -detail -ir off -pr off -lc area -poweroff -o spi_master_atlys_top_map.ncd spi_master_atlys_top.ngdspi_master_atlys_top.pcfTarget Device : xc6slx45Target Package : csg324Target Speed : -2Mapper Version : spartan6 -- $Revision: 1.55 $Mapped Date : Thu Sep 01 13:07:11 2011Running global optimization...Mapping design into LUTs...Running directed packing...Running delay-based LUT packing...Updating timing models...INFO:Map:215 - The Interim Design Summary has been generated in the MAP Report(.mrp).Running timing-driven placement...Total REAL time at the beginning of Placer: 8 secsTotal CPU time at the beginning of Placer: 8 secsPhase 1.1 Initial Placement AnalysisPhase 1.1 Initial Placement Analysis (Checksum:41618496) REAL time: 9 secsPhase 2.7 Design Feasibility CheckINFO:Place:834 - Only a subset of IOs are locked. Out of 64 IOs, 46 are lockedand 18 are not locked. If you would like to print the names of these IOs,please set the environment variable XIL_PAR_DESIGN_CHECK_VERBOSE to 1.Phase 2.7 Design Feasibility Check (Checksum:41618496) REAL time: 9 secsPhase 3.31 Local Placement OptimizationPhase 3.31 Local Placement Optimization (Checksum:41618496) REAL time: 9 secsPhase 4.2 Initial Placement for Architecture Specific Features...Phase 4.2 Initial Placement for Architecture Specific Features(Checksum:4fd9556b) REAL time: 14 secsPhase 5.36 Local Placement OptimizationPhase 5.36 Local Placement Optimization (Checksum:4fd9556b) REAL time: 14 secsPhase 6.30 Global Clock Region AssignmentPhase 6.30 Global Clock Region Assignment (Checksum:4fd9556b) REAL time: 14 secsPhase 7.3 Local Placement Optimization...Phase 7.3 Local Placement Optimization (Checksum:7d1b7da) REAL time: 15 secsPhase 8.5 Local Placement OptimizationPhase 8.5 Local Placement Optimization (Checksum:7d1b7da) REAL time: 15 secsPhase 9.8 Global Placement.......Phase 9.8 Global Placement (Checksum:9b697e6f) REAL time: 15 secsPhase 10.5 Local Placement OptimizationPhase 10.5 Local Placement Optimization (Checksum:9b697e6f) REAL time: 15 secsPhase 11.18 Placement OptimizationPhase 11.18 Placement Optimization (Checksum:fb37ccb) REAL time: 16 secsPhase 12.5 Local Placement OptimizationPhase 12.5 Local Placement Optimization (Checksum:fb37ccb) REAL time: 16 secsPhase 13.34 Placement ValidationPhase 13.34 Placement Validation (Checksum:ce7f4163) REAL time: 16 secsTotal REAL time to Placer completion: 16 secsTotal CPU time to Placer completion: 16 secsRunning post-placement packing...Writing output files...Design Summary--------------Design Summary:Number of errors: 0Number of warnings: 0Slice Logic Utilization:Number of Slice Registers: 210 out of 54,576 1%Number used as Flip Flops: 210Number used as Latches: 0Number used as Latch-thrus: 0Number used as AND/OR logics: 0Number of Slice LUTs: 143 out of 27,288 1%Number used as logic: 129 out of 27,288 1%Number using O6 output only: 79Number using O5 output only: 15Number using O5 and O6: 35Number used as ROM: 0Number used as Memory: 4 out of 6,408 1%Number used as Dual Port RAM: 0Number used as Single Port RAM: 0Number used as Shift Register: 4Number using O6 output only: 4Number using O5 output only: 0Number using O5 and O6: 0Number used exclusively as route-thrus: 10Number with same-slice register load: 8Number with same-slice carry load: 2Number with other load: 0Slice Logic Distribution:Number of occupied Slices: 91 out of 6,822 1%Number of LUT Flip Flop pairs used: 231Number with an unused Flip Flop: 46 out of 231 19%Number with an unused LUT: 88 out of 231 38%Number of fully used LUT-FF pairs: 97 out of 231 41%Number of unique control sets: 27Number of slice register sites lostto control set restrictions: 74 out of 54,576 1%A LUT Flip Flop pair for this architecture represents one LUT paired withone Flip Flop within a slice. A control set is a unique combination ofclock, reset, set, and enable signals for a registered element.The Slice Logic Distribution report is not meaningful if the design isover-mapped for a non-slice resource or if Placement fails.IO Utilization:Number of bonded IOBs: 64 out of 218 29%Number of LOCed IOBs: 46 out of 64 71%Specific Feature Utilization:Number of RAMB16BWERs: 0 out of 116 0%Number of RAMB8BWERs: 0 out of 232 0%Number of BUFIO2/BUFIO2_2CLKs: 0 out of 32 0%Number of BUFIO2FB/BUFIO2FB_2CLKs: 0 out of 32 0%Number of BUFG/BUFGMUXs: 3 out of 16 18%Number used as BUFGs: 3Number used as BUFGMUX: 0Number of DCM/DCM_CLKGENs: 0 out of 8 0%Number of ILOGIC2/ISERDES2s: 0 out of 376 0%Number of IODELAY2/IODRP2/IODRP2_MCBs: 0 out of 376 0%Number of OLOGIC2/OSERDES2s: 0 out of 376 0%Number of BSCANs: 0 out of 4 0%Number of BUFHs: 0 out of 256 0%Number of BUFPLLs: 0 out of 8 0%Number of BUFPLL_MCBs: 0 out of 4 0%Number of DSP48A1s: 0 out of 58 0%Number of ICAPs: 0 out of 1 0%Number of MCBs: 0 out of 2 0%Number of PCILOGICSEs: 0 out of 2 0%Number of PLL_ADVs: 0 out of 4 0%Number of PMVs: 0 out of 1 0%Number of STARTUPs: 0 out of 1 0%Number of SUSPEND_SYNCs: 0 out of 1 0%Average Fanout of Non-Clock Nets: 2.86Peak Memory Usage: 301 MBTotal REAL time to MAP completion: 17 secsTotal CPU time to MAP completion (all processors): 17 secsMapping completed.See MAP report file "spi_master_atlys_top_map.mrp" for details.
