OpenCores
URL https://opencores.org/ocsvn/minsoc/minsoc/trunk

Subversion Repositories minsoc

[/] [minsoc/] [branches/] [rc-1.0/] [backend/] [spartan3a_dsp_kit/] - Rev 175

Rev

Changes | View Log | RSS feed

Last modification

  • Rev 147 2011-11-23 12:29:02 GMT
  • Author: rfajardo
  • Log message:
    Updating minsoc_bench.v to correctly acquire uart data.

    Uart drivers: when an end of line character was sent, the driver appended a carriage return to it. This is not necessary and has been removed.
    -Eth and Uart firmwares also had a carriage return after the end of line, also removed.

    Minsoc_bench_defines.v: Renaming VCD_OUTPUT define to WAVEFORM_OUTPUT

    run_bench: selecting -lxt2 for waveform output format. This output format size is 10 times smaller than vcd.

    minsoc-install.sh: lxt2 output format requires that Icarus Verilog be installed with zlib support. For that, we now check if zlib is supported on script run.
Path Last modification Log RSS feed
[FOLDER] minsoc/ 175  4214d 21h rfajardo View Log RSS feed
[NODE][FOLDER] branches/ 153  4746d 05h rfajardo View Log RSS feed
[NODE][NODE][FOLDER] rc-1.0/ 152  4746d 05h rfajardo View Log RSS feed
[NODE][NODE][NODE][FOLDER] backend/ 147  4751d 04h rfajardo View Log RSS feed
[NODE][NODE][NODE][NODE][FOLDER] altera_3c25_board/ 147  4751d 04h rfajardo View Log RSS feed
[NODE][NODE][NODE][NODE][FOLDER] spartan3a_dsp_kit/ 147  4751d 04h rfajardo View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][H-FILE] board.h 64  4955d 05h rfajardo View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FILE] configure 143  4752d 05h rfajardo View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FILE] gcc-opt.mk 80  4847d 05h rfajardo View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FILE] minsoc_bench_defines.v 147  4751d 04h rfajardo View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FILE] minsoc_defines.v 88  4828d 23h rfajardo View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FILE] or1200_defines.v 118  4778d 00h rfajardo View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FILE] orp.ld 64  4955d 05h rfajardo View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FILE] spartan3a_dsp_kit.ucf 67  4955d 02h rfajardo View Log RSS feed
[NODE][NODE][NODE][NODE][FOLDER] spartan3e_starter_kit/ 147  4751d 04h rfajardo View Log RSS feed
[NODE][NODE][NODE][NODE][FOLDER] std/ 147  4751d 04h rfajardo View Log RSS feed
[NODE][NODE][NODE][NODE][FOLDER] ug257/ 147  4751d 04h rfajardo View Log RSS feed
[NODE][NODE][NODE][FOLDER] bench/ 148  4751d 02h rfajardo View Log RSS feed
[NODE][NODE][NODE][FOLDER] doc/ 101  4814d 09h rfajardo View Log RSS feed
[NODE][NODE][NODE][FOLDER] prj/ 133  4767d 06h rfajardo View Log RSS feed
[NODE][NODE][NODE][FOLDER] rtl/ 110  4778d 18h rfajardo View Log RSS feed
[NODE][NODE][NODE][FOLDER] sim/ 147  4751d 04h rfajardo View Log RSS feed
[NODE][NODE][NODE][FOLDER] sw/ 147  4751d 04h rfajardo View Log RSS feed
[NODE][NODE][NODE][FOLDER] syn/ 121  4777d 20h rfajardo View Log RSS feed
[NODE][NODE][NODE][FOLDER] utils/ 152  4746d 05h rfajardo View Log RSS feed
[NODE][NODE][FOLDER] verilator/ 153  4746d 05h rfajardo View Log RSS feed
[NODE][FOLDER] tags/ 172  4298d 22h rfajardo View Log RSS feed
[NODE][FOLDER] trunk/ 175  4214d 21h rfajardo View Log RSS feed

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.