OpenCores
URL https://opencores.org/ocsvn/openrisc_2011-10-31/openrisc_2011-10-31/trunk

Subversion Repositories openrisc_2011-10-31

[/] [openrisc/] [trunk/] [orpsocv2/] [boards/] [xilinx/] [ml501/] [syn/] [xst/] [out/] - Rev 651

Rev

Changes | View Log | RSS feed

Last modification

  • Rev 415 2010-11-08 14:53:17 GMT
  • Author: julius
  • Log message:
    ORPSoC - ML501 update, working again.
    Documentation update including information on ML501 build
    OR1200 updates to do with instruction cache tag signal when
    invalidate instruction used.
    Added ability to define address to pass to SPI flash when
    booting.
    Added SPI sw test for board which allows inspection of
    data in a flash.
Path Last modification Log RSS feed
[FOLDER] openrisc/ 651  4880d 15h julius View Log RSS feed
[NODE][FOLDER] branches/ 1  5782d 00h ocadmin View Log RSS feed
[NODE][FOLDER] tags/ 521  5061d 19h julius View Log RSS feed
[NODE][FOLDER] trunk/ 651  4880d 15h julius View Log RSS feed
[NODE][NODE][FOLDER] bootloaders/ 467  5154d 22h julius View Log RSS feed
[NODE][NODE][FOLDER] docs/ 648  4900d 13h julius View Log RSS feed
[NODE][NODE][FOLDER] gnu-patches/ 170  5342d 20h jeremybennett View Log RSS feed
[NODE][NODE][FOLDER] gnu-src/ 635  4925d 23h jeremybennett View Log RSS feed
[NODE][NODE][FOLDER] linux/ 380  5254d 17h julius View Log RSS feed
[NODE][NODE][FOLDER] or1ksim/ 625  4935d 22h jeremybennett View Log RSS feed
[NODE][NODE][FOLDER] or1k_startup/ 617  4952d 23h olof View Log RSS feed
[NODE][NODE][FOLDER] or1200/ 647  4900d 14h julius View Log RSS feed
[NODE][NODE][FOLDER] orpsocv2/ 651  4880d 15h julius View Log RSS feed
[NODE][NODE][NODE][FOLDER] bench/ 500  5093d 18h julius View Log RSS feed
[NODE][NODE][NODE][FOLDER] boards/ 638  4922d 06h stekern View Log RSS feed
[NODE][NODE][NODE][NODE][FOLDER] actel/ 563  4992d 12h olof View Log RSS feed
[NODE][NODE][NODE][NODE][FOLDER] xilinx/ 638  4922d 06h stekern View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FOLDER] atlys/ 638  4922d 06h stekern View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FOLDER] backend/ 412  5219d 08h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FOLDER] ml501/ 638  4922d 06h stekern View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][FOLDER] backend/ 638  4922d 06h stekern View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][FOLDER] bench/ 530  5047d 00h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][FOLDER] modules/ 563  4992d 12h olof View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][FOLDER] rtl/ 530  5047d 00h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][FOLDER] sim/ 542  5023d 14h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][FOLDER] sw/ 496  5096d 21h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][FOLDER] syn/ 638  4922d 06h stekern View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][NODE][FOLDER] xst/ 638  4922d 06h stekern View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][NODE][NODE][FOLDER] bin/ 638  4922d 06h stekern View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][NODE][NODE][FOLDER] out/ 415  5215d 18h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][NODE][NODE][FOLDER] run/ 415  5215d 18h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FOLDER] s3adsp1800/ 638  4922d 06h stekern View Log RSS feed
[NODE][NODE][NODE][FOLDER] doc/ 650  4881d 12h julius View Log RSS feed
[NODE][NODE][NODE][FOLDER] rtl/ 619  4948d 12h julius View Log RSS feed
[NODE][NODE][NODE][FOLDER] scripts/ 651  4880d 15h julius View Log RSS feed
[NODE][NODE][NODE][FOLDER] sim/ 530  5047d 00h julius View Log RSS feed
[NODE][NODE][NODE][FOLDER] sw/ 619  4948d 12h julius View Log RSS feed
[NODE][NODE][FOLDER] or_debug_proxy/ 646  4904d 00h yannv View Log RSS feed
[NODE][NODE][FOLDER] rtos/ 649  4897d 18h filepang View Log RSS feed
[NODE][NODE][FOLDER] toolchain_install_scripts/ 407  5221d 11h julius View Log RSS feed
[NODE][NODE][FOLDER] uClibc/ 382  5254d 17h julius View Log RSS feed

powered by: WebSVN 2.1.0

© copyright 1999-2025 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.