OpenCores
URL https://opencores.org/ocsvn/versatile_mem_ctrl/versatile_mem_ctrl/trunk

Subversion Repositories versatile_mem_ctrl

[/] [versatile_mem_ctrl/] [trunk/] [sim/] [rtl_sim/] [run/] - Rev 113

Rev

Changes | View Log | RSS feed

Last modification

  • Rev 15 2010-02-04 14:21:43 GMT
  • Author: mikaeljf
  • Log message:
    Added module 'dcm_pll.v' with Xilinx DCM and Altera altpll, also added module 'ddr_ff.v' with Xilinx IDDR/ODDR and Altera altddio_in/altddio_out. Added simple simulation script for Xilinx and Altera. Added simple synthesis script and SDC timing constraints for Altera.
Path Last modification Log RSS feed
[FOLDER] versatile_mem_ctrl/ 113  4723d 22h unneback View Log RSS feed
[NODE][FOLDER] branches/ 1  5508d 01h root View Log RSS feed
[NODE][FOLDER] tags/ 109  4724d 00h unneback View Log RSS feed
[NODE][FOLDER] trunk/ 113  4723d 22h unneback View Log RSS feed
[NODE][NODE][FOLDER] backend/ 8  5500d 21h unneback View Log RSS feed
[NODE][NODE][FOLDER] bench/ 106  4897d 16h unneback View Log RSS feed
[NODE][NODE][FOLDER] doc/ 108  4724d 00h unneback View Log RSS feed
[NODE][NODE][FOLDER] rtl/ 113  4723d 22h unneback View Log RSS feed
[NODE][NODE][FOLDER] sim/ 86  5146d 06h mikaeljf View Log RSS feed
[NODE][NODE][NODE][FOLDER] rtl_sim/ 86  5146d 06h mikaeljf View Log RSS feed
[NODE][NODE][NODE][NODE][FOLDER] bin/ 86  5146d 06h mikaeljf View Log RSS feed
[NODE][NODE][NODE][NODE][FOLDER] run/ 15  5276d 23h mikaeljf View Log RSS feed
[NODE][NODE][FOLDER] syn/ 86  5146d 06h mikaeljf View Log RSS feed
[NODE][FOLDER] web_uploads/ 1  5508d 01h root View Log RSS feed

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.