OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] - Rev 503

Rev

Go to most recent revision | Changes | View Log | RSS feed

Last modification

  • Rev 503 2011-03-13 22:49:48 GMT
  • Author: julius
  • Log message:
    ORPSoC's or1200 defines fix to indicate we don't actually have I/DMMU invalidate registers.
Path Last modification Log RSS feed
[FOLDER] openrisc/ 503  5003d 14h julius View Log RSS feed

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.