OpenCores
URL https://opencores.org/ocsvn/amber/amber/trunk

Subversion Repositories amber

[/] [amber/] [trunk/] [hw/] - Rev 71

Rev

Go to most recent revision | Changes | View Log | RSS feed

Last modification

  • Rev 71 2013-04-28 16:56:57 GMT
  • Author: csantifort
  • Log message:
    Original Amber 23 core uses asyncronous implementation of register bank.
    It leads to some problems with ram-based implementation of the register bank,
    because at least Altera FPGAs uses syncronous ram blocks, so the whole address
    needs to be latched.

    The patch exposes non-registered versions of register select signals to the
    register bank, so the bank can build address and latch it in the syncronous
    ram input register.

    The patch is a pre-requisite for ram-based register bank implementation on Altera FPGA.

    Contributed by Dmitry Tarnyagin <dmitry.tarnyagin@lockless.no>
Path Last modification Log RSS feed
[FOLDER] amber/ 71  4231d 17h csantifort View Log RSS feed
[NODE][FOLDER] branches/ 1  5088d 19h root View Log RSS feed
[NODE][FOLDER] tags/ 1  5088d 19h root View Log RSS feed
[NODE][FOLDER] trunk/ 71  4231d 17h csantifort View Log RSS feed
[NODE][NODE][FOLDER] doc/ 69  4231d 17h csantifort View Log RSS feed
[NODE][NODE][FOLDER] hw/ 71  4231d 17h csantifort View Log RSS feed
[NODE][NODE][NODE][FOLDER] fpga/ 64  4231d 19h csantifort View Log RSS feed
[NODE][NODE][NODE][FOLDER] isim/ 67  4231d 18h csantifort View Log RSS feed
[NODE][NODE][NODE][FOLDER] tests/ 70  4231d 17h csantifort View Log RSS feed
[NODE][NODE][NODE][FOLDER] tools/ 68  4231d 18h csantifort View Log RSS feed
[NODE][NODE][NODE][FOLDER] vlog/ 71  4231d 17h csantifort View Log RSS feed
[NODE][NODE][FOLDER] sw/ 67  4231d 18h csantifort View Log RSS feed

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.