OpenCores
URL https://opencores.org/ocsvn/cpu65c02_true_cycle/cpu65c02_true_cycle/trunk

Subversion Repositories cpu65c02_true_cycle

[/] [cpu65c02_true_cycle/] [trunk/] [beta/] [rtl/] [verilog/] - Rev 24

Rev

Changes | View Log | RSS feed

Last modification

  • Rev 23 2018-10-14 14:31:34 GMT
  • Author: fpga_is_funny
  • Log message:
    Added "beta" section to separate upcoming beta versions or release candidates from released versions.
    The currently released version moved to "released".
    The upcoming v2.00rc loaded into "beta" is a major release candidate containing performance improvements.
    fmax is now typical from 110 MHz to 180 MHz even for low/middle cost FPGA devices. High end FPGA devices allow clock rates over 250 MHz now.
    After many cycle count issues caused by description errors in original vendor documents, the v2.00rc testing processes (in progress) rely on the WDC 65C02 documentation and physical chips for reference now.
Path Last modification Log RSS feed
[FOLDER] cpu65c02_true_cycle/ 24  1358d 22h fpga_is_funny View Log RSS feed
[NODE][FOLDER] branches/ 15  5723d 17h root View Log RSS feed
[NODE][FOLDER] tags/ 15  5723d 17h root View Log RSS feed
[NODE][FOLDER] trunk/ 24  1358d 22h fpga_is_funny View Log RSS feed
[NODE][NODE][FOLDER] beta/ 24  1358d 22h fpga_is_funny View Log RSS feed
[NODE][NODE][NODE][FOLDER] asm/ 23  2217d 23h fpga_is_funny View Log RSS feed
[NODE][NODE][NODE][FOLDER] doc/ 24  1358d 22h fpga_is_funny View Log RSS feed
[NODE][NODE][NODE][FOLDER] rtl/ 24  1358d 22h fpga_is_funny View Log RSS feed
[NODE][NODE][NODE][NODE][FOLDER] verilog/ 23  2217d 23h fpga_is_funny View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FILE] __empty__ 23  2217d 23h fpga_is_funny View Log RSS feed
[NODE][NODE][NODE][NODE][FOLDER] vhdl/ 24  1358d 22h fpga_is_funny View Log RSS feed
[NODE][NODE][FOLDER] released/ 24  1358d 22h fpga_is_funny View Log RSS feed
[NODE][FOLDER] web_uploads/ 17  5723d 01h root View Log RSS feed

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.