OpenCores
URL https://opencores.org/ocsvn/minsoc/minsoc/trunk

Subversion Repositories minsoc

[/] [minsoc/] [branches/] [rc-1.0/] [prj/] [src/] - Rev 110

Rev

Go to most recent revision | Changes | View Log | RSS feed

Last modification

  • Rev 110 2011-10-26 21:41:05 GMT
  • Author: rfajardo
  • Log message:
    Fixing several minor issues with the system:
    -minsoc-install splitted into installation and configuration
    -minsoc-configure.sh can be used to configure a fresh checked out system
    -configure script used by both minsoc-configure.sh and minsoc-install.sh to configure

    -rtl/verilog: svn externals fixed
    -or1200 rolled back to release-1.0

    -prj/scripts:
    -Makefile has been used by simulation to differentiate project definition of vhdl and verilog files
    -Altera was differentiating it in script
    -now there are two scripts, one for vhdl and another for verilog. The differentiation occurs in Makefile as for simulation.
    -altera_3c25_board/configure scripts had to be updated, vprj and vhdprj file extensions used to differentiate Verilog and VHDL project files.

    -prj/src: or1200_top.prj downdated to definition of or1200_v1
Path Last modification Log RSS feed
[FOLDER] minsoc/ 110  4778d 08h rfajardo View Log RSS feed
[NODE][FOLDER] branches/ 110  4778d 08h rfajardo View Log RSS feed
[NODE][NODE][FOLDER] rc-1.0/ 110  4778d 08h rfajardo View Log RSS feed
[NODE][NODE][NODE][FOLDER] backend/ 110  4778d 08h rfajardo View Log RSS feed
[NODE][NODE][NODE][FOLDER] bench/ 71  4947d 20h rfajardo View Log RSS feed
[NODE][NODE][NODE][FOLDER] doc/ 101  4813d 23h rfajardo View Log RSS feed
[NODE][NODE][NODE][FOLDER] prj/ 110  4778d 08h rfajardo View Log RSS feed
[NODE][NODE][NODE][NODE][FOLDER] altera/ 97  4822d 21h rfajardo View Log RSS feed
[NODE][NODE][NODE][NODE][FOLDER] scripts/ 110  4778d 08h rfajardo View Log RSS feed
[NODE][NODE][NODE][NODE][FOLDER] sim/ 97  4822d 21h rfajardo View Log RSS feed
[NODE][NODE][NODE][NODE][FOLDER] src/ 110  4778d 08h rfajardo View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FOLDER] blackboxes/ 85  4828d 15h rfajardo View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FILE] adbg_top.prj 85  4828d 15h rfajardo View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FILE] altera_virtual_jtag.prj 96  4823d 08h javieralso View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FILE] ethmac.prj 85  4828d 15h rfajardo View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FILE] jtag_top.prj 85  4828d 15h rfajardo View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FILE] minsoc_bench.prj 88  4828d 13h rfajardo View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FILE] minsoc_top.prj 89  4828d 13h rfajardo View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FILE] or1200_top.prj 110  4778d 08h rfajardo View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FILE] uart_top.prj 85  4828d 15h rfajardo View Log RSS feed
[NODE][NODE][NODE][NODE][FOLDER] xilinx/ 97  4822d 21h rfajardo View Log RSS feed
[NODE][NODE][NODE][FOLDER] rtl/ 110  4778d 08h rfajardo View Log RSS feed
[NODE][NODE][NODE][FOLDER] sim/ 104  4785d 20h rfajardo View Log RSS feed
[NODE][NODE][NODE][FOLDER] sw/ 80  4846d 19h rfajardo View Log RSS feed
[NODE][NODE][NODE][FOLDER] syn/ 107  4778d 16h rfajardo View Log RSS feed
[NODE][NODE][NODE][FOLDER] utils/ 110  4778d 08h rfajardo View Log RSS feed
[NODE][FOLDER] tags/ 42  5003d 16h rfajardo View Log RSS feed
[NODE][FOLDER] trunk/ 108  4778d 13h rfajardo View Log RSS feed

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.