OpenCores
URL https://opencores.org/ocsvn/minsoc/minsoc/trunk

Subversion Repositories minsoc

[/] [minsoc/] [branches/] [verilator/] [doc/] - Rev 6

Rev

Go to most recent revision | Changes | View Log | RSS feed

Last modification

  • Rev 6 2009-09-28 09:37:18 GMT
  • Author: rfajardo
  • Log message:
    No implementation relevant changes.

    Testbench used generic memory from minsoc_onchip_ram.v has been changed to reflect the correct model of the FPGA's onchip rams: address register and write accesses are sensitive to rising clock edge.

    Documentation updated to reflect another trial and next steps to speed up the memory access from 2 clocks to 1. The negated clock approach is not standard. The right way to do it would be to use the wishbone signals cti and bte and change the minsoc_onchip_ram_top.v.
Path Last modification Log RSS feed
[FOLDER] minsoc/ 6  5568d 02h rfajardo View Log RSS feed
[NODE][FOLDER] branches/ 1  5578d 01h root View Log RSS feed
[NODE][FOLDER] tags/ 1  5578d 01h root View Log RSS feed
[NODE][FOLDER] trunk/ 6  5568d 02h rfajardo View Log RSS feed

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.