OpenCores
URL https://opencores.org/ocsvn/mod_sim_exp/mod_sim_exp/trunk

Subversion Repositories mod_sim_exp

[/] [mod_sim_exp/] [trunk/] [rtl/] [vhdl/] [interface/] [axi/] - Rev 89

Rev

Go to most recent revision | Changes | View Log | RSS feed

Last modification

  • Rev 89 2013-04-24 20:19:10 GMT
  • Author: JonasDC
  • Log message:
    updated vhdl files so now different clock frequencies are posible for the core and bus interface.
Path Last modification Log RSS feed
[FOLDER] mod_sim_exp/ 89  4259d 07h JonasDC View Log RSS feed
[NODE][FOLDER] branches/ 68  4308d 14h JonasDC View Log RSS feed
[NODE][FOLDER] tags/ 80  4295d 08h JonasDC View Log RSS feed
[NODE][FOLDER] trunk/ 89  4259d 07h JonasDC View Log RSS feed
[NODE][NODE][FOLDER] bench/ 84  4266d 17h JonasDC View Log RSS feed
[NODE][NODE][FOLDER] doc/ 88  4265d 08h JonasDC View Log RSS feed
[NODE][NODE][FOLDER] rtl/ 89  4259d 07h JonasDC View Log RSS feed
[NODE][NODE][NODE][FOLDER] vhdl/ 89  4259d 07h JonasDC View Log RSS feed
[NODE][NODE][NODE][NODE][FOLDER] core/ 89  4259d 07h JonasDC View Log RSS feed
[NODE][NODE][NODE][NODE][FOLDER] interface/ 89  4259d 07h JonasDC View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FOLDER] axi/ 89  4259d 07h JonasDC View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][FILE] msec_ipcore_axilite.vhd 89  4259d 07h JonasDC View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FOLDER] plb/ 84  4266d 17h JonasDC View Log RSS feed
[NODE][NODE][NODE][NODE][FOLDER] ram/ 89  4259d 07h JonasDC View Log RSS feed
[NODE][NODE][FOLDER] sim/ 84  4266d 17h JonasDC View Log RSS feed
[NODE][NODE][FOLDER] sw/ 29  4428d 07h JonasDC View Log RSS feed
[NODE][NODE][FOLDER] syn/ 72  4308d 12h JonasDC View Log RSS feed

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.