OpenCores
URL https://opencores.org/ocsvn/open8_urisc/open8_urisc/trunk

Subversion Repositories open8_urisc

[/] [open8_urisc/] - Rev 242

Rev

Go to most recent revision | Changes | View Log | RSS feed

Last modification

  • Rev 242 2020-05-13 18:15:29 GMT
  • Author: jshamlet
  • Log message:
    Added write protect logic to the RAM cores and system timer as part of scheme to keep tasks from messing up the scheduler or other task's memory. The RAM is now divided into regions with a separate write mask register. The write mask register itself is only writeable with the I bit is set (during an interrupt or by setting it using STP PSR_I). The 1K memory is divided into 16, 64 byte regions while the 4K memory is divided into 32, 128 byte regions. The system timer simply checks for the I bit being set when the write protect generic is set.

    Note that setting the write_protect generic false, or leaving it unset, will keep the previous behavior.
Path Last modification Log RSS feed
[FOLDER] open8_urisc/ 242  1494d 09h jshamlet View Log RSS feed
[NODE][FOLDER] branches/ 4  5577d 01h root View Log RSS feed
[NODE][FOLDER] tags/ 4  5577d 01h root View Log RSS feed
[NODE][FOLDER] trunk/ 242  1494d 09h jshamlet View Log RSS feed
[NODE][FOLDER] web_uploads/ 6  5576d 12h root View Log RSS feed

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.