OpenCores
URL https://opencores.org/ocsvn/open8_urisc/open8_urisc/trunk

Subversion Repositories open8_urisc

[/] [open8_urisc/] [trunk/] [VHDL/] - Rev 210

Rev

Go to most recent revision | Changes | View Log | RSS feed

Last modification

  • Rev 210 2020-04-09 14:27:42 GMT
  • Author: jshamlet
  • Log message:
    Modified the timers to reset on new interval write. This avoids an issue in the original design where the timer had to reach zero before updating, potentially causing unwanted interrupts.
    Also added a flag to the CPU to allow interrupts to be processed sequentially based on the state of the I bit. This one is set to false by default, as it is a significant change in interrupt behavior. Long, and reentrant, ISRs can clear the I bit prematurely to allow themselves to be interrupted.
    Lastly, added the I bit to the exported flags for possible use in memory protection schemes.
Path Last modification Log RSS feed
[FOLDER] open8_urisc/ 210  1824d 21h jshamlet View Log RSS feed
[NODE][FOLDER] branches/ 4  5873d 09h root View Log RSS feed
[NODE][FOLDER] tags/ 4  5873d 09h root View Log RSS feed
[NODE][FOLDER] trunk/ 210  1824d 21h jshamlet View Log RSS feed
[NODE][NODE][FOLDER] Documents/ 152  5044d 09h khays View Log RSS feed
[NODE][NODE][FOLDER] gnu/ 179  1868d 12h jshamlet View Log RSS feed
[NODE][NODE][FOLDER] Open8 Tools/ 178  1868d 13h jshamlet View Log RSS feed
[NODE][NODE][FOLDER] VHDL/ 210  1824d 21h jshamlet View Log RSS feed
[NODE][NODE][NODE][FILE] async_ser_rx.vhd 209  1825d 10h jshamlet View Log RSS feed
[NODE][NODE][NODE][FILE] async_ser_tx.vhd 209  1825d 10h jshamlet View Log RSS feed
[NODE][NODE][NODE][FILE] button_db.vhd 191  1833d 17h jshamlet View Log RSS feed
[NODE][NODE][NODE][FILE] fifo_1k_core.vhd 207  1826d 12h jshamlet View Log RSS feed
[NODE][NODE][NODE][FILE] o8_alu16.vhd 194  1833d 16h jshamlet View Log RSS feed
[NODE][NODE][NODE][FILE] o8_async_serial.vhd 209  1825d 10h jshamlet View Log RSS feed
[NODE][NODE][NODE][FILE] o8_btn_int.vhd 191  1833d 17h jshamlet View Log RSS feed
[NODE][NODE][NODE][FILE] o8_clk_detect.vhd 197  1832d 21h jshamlet View Log RSS feed
[NODE][NODE][NODE][FILE] o8_cpu.vhd 210  1824d 21h jshamlet View Log RSS feed
[NODE][NODE][NODE][FILE] o8_crc16_ccitt.vhd 194  1833d 16h jshamlet View Log RSS feed
[NODE][NODE][NODE][FILE] o8_datalatch.vhd 194  1833d 16h jshamlet View Log RSS feed
[NODE][NODE][NODE][FILE] o8_epoch_timer.vhd 209  1825d 10h jshamlet View Log RSS feed
[NODE][NODE][NODE][FILE] o8_gpin.vhd 194  1833d 16h jshamlet View Log RSS feed
[NODE][NODE][NODE][FILE] o8_gpio.vhd 194  1833d 16h jshamlet View Log RSS feed
[NODE][NODE][NODE][FILE] o8_gpout.vhd 194  1833d 16h jshamlet View Log RSS feed
[NODE][NODE][NODE][FILE] o8_hd44780_4b.vhd 194  1833d 16h jshamlet View Log RSS feed
[NODE][NODE][NODE][FILE] o8_hd44780_8b.vhd 194  1833d 16h jshamlet View Log RSS feed
[NODE][NODE][NODE][FILE] o8_ltc2355_2p.vhd 194  1833d 16h jshamlet View Log RSS feed
[NODE][NODE][NODE][FILE] o8_max7221.vhd 194  1833d 16h jshamlet View Log RSS feed
[NODE][NODE][NODE][FILE] o8_max7221_fifo.vhd 191  1833d 17h jshamlet View Log RSS feed
[NODE][NODE][NODE][FILE] o8_ram_1k.vhd 194  1833d 16h jshamlet View Log RSS feed
[NODE][NODE][NODE][FILE] o8_ram_4k.vhd 209  1825d 10h jshamlet View Log RSS feed
[NODE][NODE][NODE][FILE] o8_register.vhd 194  1833d 16h jshamlet View Log RSS feed
[NODE][NODE][NODE][FILE] o8_rom_32k.vhd 194  1833d 16h jshamlet View Log RSS feed
[NODE][NODE][NODE][FILE] o8_rtc.vhd 210  1824d 21h jshamlet View Log RSS feed
[NODE][NODE][NODE][FILE] o8_sdlc_if.vhd 206  1830d 07h jshamlet View Log RSS feed
[NODE][NODE][NODE][FILE] o8_status_led.vhd 194  1833d 16h jshamlet View Log RSS feed
[NODE][NODE][NODE][FILE] o8_sys_timer.vhd 210  1824d 21h jshamlet View Log RSS feed
[NODE][NODE][NODE][FILE] o8_vdsm8.vhd 194  1833d 16h jshamlet View Log RSS feed
[NODE][NODE][NODE][FILE] o8_vdsm12.vhd 194  1833d 16h jshamlet View Log RSS feed
[NODE][NODE][NODE][FILE] Open8_pkg.vhd 210  1824d 21h jshamlet View Log RSS feed
[NODE][NODE][NODE][FILE] ram_1k_core.vhd 191  1833d 17h jshamlet View Log RSS feed
[NODE][NODE][NODE][FILE] ram_4k_core.vhd 209  1825d 10h jshamlet View Log RSS feed
[NODE][NODE][NODE][FILE] rom_32k_core.vhd 191  1833d 17h jshamlet View Log RSS feed
[NODE][NODE][NODE][FILE] sdlc_crc16_ccitt.vhd 205  1830d 07h jshamlet View Log RSS feed
[NODE][NODE][NODE][FILE] sdlc_dp512b_ram.vhd 200  1832d 12h jshamlet View Log RSS feed
[NODE][NODE][NODE][FILE] sdlc_monitor.vhd 199  1832d 12h jshamlet View Log RSS feed
[NODE][NODE][NODE][FILE] sdlc_serial_arbfsm.vhd 205  1830d 07h jshamlet View Log RSS feed
[NODE][NODE][NODE][FILE] sdlc_serial_clk.vhd 205  1830d 07h jshamlet View Log RSS feed
[NODE][NODE][NODE][FILE] sdlc_serial_frame.vhd 205  1830d 07h jshamlet View Log RSS feed
[NODE][NODE][NODE][FILE] sdlc_serial_pkg.vhd 199  1832d 12h jshamlet View Log RSS feed
[NODE][NODE][NODE][FILE] sdlc_serial_rx.vhd 205  1830d 07h jshamlet View Log RSS feed
[NODE][NODE][NODE][FILE] sdlc_serial_rxfsm.vhd 205  1830d 07h jshamlet View Log RSS feed
[NODE][NODE][NODE][FILE] sdlc_serial_tx.vhd 192  1833d 17h jshamlet View Log RSS feed
[NODE][NODE][NODE][FILE] sdlc_serial_txfsm.vhd 204  1830d 08h jshamlet View Log RSS feed
[NODE][FOLDER] web_uploads/ 6  5872d 21h root View Log RSS feed

powered by: WebSVN 2.1.0

© copyright 1999-2025 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.