OpenCores
URL https://opencores.org/ocsvn/openmsp430/openmsp430/trunk

Subversion Repositories openmsp430

[/] [openmsp430/] [trunk/] [fpga/] [xilinx_diligent_s3board/] [rtl/] [verilog/] - Rev 228

Rev

Changes | View Log | RSS feed

Last modification

  • Rev 205 2015-07-15 20:59:52 GMT
  • Author: olivier.girard
  • Log message:
    Thanks again to Johan W. good feedback, the following updates are implemented:
    - Change code to fix delta cycle issues on some simulators in mixed VHDL/Verilog environment.
    - Update oscillators enable generation to relax a critical timing paths in the ASIC version.
    - Add option to scan fix inverted clocks in the ASIC version (disabled by default as this is supported by most tools).
Path Last modification Log RSS feed
[FOLDER] openmsp430/ 228  2236d 21h olivier.girard View Log RSS feed
[NODE][FOLDER] branches/ 1  5440d 23h root View Log RSS feed
[NODE][FOLDER] tags/ 1  5440d 23h root View Log RSS feed
[NODE][FOLDER] trunk/ 228  2236d 21h olivier.girard View Log RSS feed
[NODE][NODE][FOLDER] core/ 211  3110d 08h olivier.girard View Log RSS feed
[NODE][NODE][FOLDER] doc/ 226  2389d 20h olivier.girard View Log RSS feed
[NODE][NODE][FOLDER] fpga/ 223  2757d 20h olivier.girard View Log RSS feed
[NODE][NODE][NODE][FOLDER] actel_m1a3pl_dev_kit/ 212  3110d 08h olivier.girard View Log RSS feed
[NODE][NODE][NODE][FOLDER] altera_de0_nano_soc/ 223  2757d 20h olivier.girard View Log RSS feed
[NODE][NODE][NODE][FOLDER] OBSOLETE/ 221  2835d 21h olivier.girard View Log RSS feed
[NODE][NODE][NODE][FOLDER] xilinx_avnet_lx9microbard/ 212  3110d 08h olivier.girard View Log RSS feed
[NODE][NODE][NODE][FOLDER] xilinx_diligent_s3board/ 212  3110d 08h olivier.girard View Log RSS feed
[NODE][NODE][NODE][NODE][FOLDER] bench/ 153  4292d 20h olivier.girard View Log RSS feed
[NODE][NODE][NODE][NODE][FOLDER] doc/ 2  5440d 21h olivier.girard View Log RSS feed
[NODE][NODE][NODE][NODE][FOLDER] rtl/ 205  3234d 22h olivier.girard View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FOLDER] verilog/ 205  3234d 22h olivier.girard View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][FOLDER] coregen/ 200  3409d 21h olivier.girard View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][FOLDER] openmsp430/ 205  3234d 22h olivier.girard View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][FILE] driver_7segment.v 111  4751d 22h olivier.girard View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][FILE] io_mux.v 104  4826d 23h olivier.girard View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][FILE] omsp_uart.v 202  3248d 22h olivier.girard View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][FILE] openMSP430_fpga.v 202  3248d 22h olivier.girard View Log RSS feed
[NODE][NODE][NODE][NODE][FOLDER] sim/ 212  3110d 08h olivier.girard View Log RSS feed
[NODE][NODE][NODE][NODE][FOLDER] software/ 212  3110d 08h olivier.girard View Log RSS feed
[NODE][NODE][NODE][NODE][FOLDER] synthesis/ 212  3110d 08h olivier.girard View Log RSS feed
[NODE][NODE][FOLDER] tools/ 227  2236d 22h olivier.girard View Log RSS feed

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.