OpenCores
URL https://opencores.org/ocsvn/openmsp430/openmsp430/trunk

Subversion Repositories openmsp430

[/] [openmsp430/] [trunk/] [fpga/] [xilinx_diligent_s3board/] [rtl/] [verilog/] [openmsp430/] - Rev 33

Rev

Go to most recent revision | Changes | View Log | RSS feed

Last modification

  • Rev 33 2009-12-29 18:18:00 GMT
  • Author: olivier.girard
  • Log message:
    In order to avoid confusion, the following changes have been implemented to the Verilog code:
    - renamed the "rom_*" ports and defines to "pmem_*" (program memory).
    - renamed the "ram_*" ports and defines to "dmem_*" (data memory).

    In addition, in order to prevent potential conflicts with the Verilog defines of other IPs, a Verilog undefine file has been created.
Path Last modification Log RSS feed
[FOLDER] openmsp430/ 33  5269d 13h olivier.girard View Log RSS feed
[NODE][FOLDER] branches/ 1  5451d 12h root View Log RSS feed
[NODE][FOLDER] tags/ 1  5451d 12h root View Log RSS feed
[NODE][FOLDER] trunk/ 33  5269d 13h olivier.girard View Log RSS feed
[NODE][NODE][FOLDER] core/ 33  5269d 13h olivier.girard View Log RSS feed
[NODE][NODE][FOLDER] doc/ 32  5271d 10h olivier.girard View Log RSS feed
[NODE][NODE][FOLDER] fpga/ 32  5271d 10h olivier.girard View Log RSS feed
[NODE][NODE][NODE][FOLDER] altera_de1_board/ 32  5271d 10h olivier.girard View Log RSS feed
[NODE][NODE][NODE][FOLDER] xilinx_diligent_s3board/ 28  5279d 19h olivier.girard View Log RSS feed
[NODE][NODE][NODE][NODE][FOLDER] bench/ 23  5390d 15h olivier.girard View Log RSS feed
[NODE][NODE][NODE][NODE][FOLDER] doc/ 2  5451d 10h olivier.girard View Log RSS feed
[NODE][NODE][NODE][NODE][FOLDER] rtl/ 26  5279d 19h olivier.girard View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FOLDER] verilog/ 26  5279d 19h olivier.girard View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][FOLDER] coregen/ 2  5451d 10h olivier.girard View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][FOLDER] openmsp430/ 26  5279d 19h olivier.girard View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][NODE][FOLDER] periph/ 33  5269d 13h olivier.girard View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][NODE][FILE] alu.v 33  5269d 13h olivier.girard View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][NODE][FILE] clock_module.v 33  5269d 13h olivier.girard View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][NODE][FILE] dbg.v 33  5269d 13h olivier.girard View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][NODE][FILE] dbg_hwbrk.v 33  5269d 13h olivier.girard View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][NODE][FILE] dbg_uart.v 33  5269d 13h olivier.girard View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][NODE][FILE] execution_unit.v 33  5269d 13h olivier.girard View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][NODE][FILE] frontend.v 33  5269d 13h olivier.girard View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][NODE][FILE] mem_backbone.v 33  5269d 13h olivier.girard View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][NODE][FILE] openMSP430.v 33  5269d 13h olivier.girard View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][NODE][FILE] openMSP430_defines.v 33  5269d 13h olivier.girard View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][NODE][FILE] openMSP430_undefines.v 33  5269d 13h olivier.girard View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][NODE][FILE] register_file.v 33  5269d 13h olivier.girard View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][NODE][FILE] sfr.v 33  5269d 13h olivier.girard View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][NODE][FILE] timescale.v 23  5390d 15h olivier.girard View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][NODE][FILE] watchdog.v 33  5269d 13h olivier.girard View Log RSS feed
[NODE][NODE][NODE][NODE][FOLDER] sim/ 26  5279d 19h olivier.girard View Log RSS feed
[NODE][NODE][NODE][NODE][FOLDER] software/ 5  5438d 12h olivier.girard View Log RSS feed
[NODE][NODE][NODE][NODE][FOLDER] synthesis/ 26  5279d 19h olivier.girard View Log RSS feed
[NODE][NODE][FOLDER] tools/ 15  5416d 11h olivier.girard View Log RSS feed

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.