URL
https://opencores.org/ocsvn/openrisc/openrisc/trunk
Subversion Repositories openrisc
[/] [openrisc/] - Rev 503
Go to most recent revision | Changes | View Log | RSS feed
Last modification
- Rev 503 2011-03-13 22:49:48 GMT
- Author: julius
- Log message:
- ORPSoC's or1200 defines fix to indicate we don't actually have I/DMMU invalidate registers.