OpenCores
URL https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk

Subversion Repositories openrisc_me

[/] [openrisc/] - Rev 411

Rev

Go to most recent revision | Changes | View Log | RSS feed

Last modification

  • Rev 411 2010-11-04 13:09:21 GMT
  • Author: julius
  • Log message:
    Improved ethmac testbench and software.

    Renamed some OR1200 library functions to be more generic.

    Fixed bug with versatile_mem_ctrl for Actel board.

    Added ability to simulate gatelevel modules alongside RTL modules
    in board build.
Path Last modification Log RSS feed
[FOLDER] openrisc/ 411  5134d 17h julius View Log RSS feed
[NODE][FOLDER] branches/ 1  5696d 21h ocadmin View Log RSS feed
[NODE][FOLDER] tags/ 388  5167d 15h jeremybennett View Log RSS feed
[NODE][FOLDER] trunk/ 411  5134d 17h julius View Log RSS feed

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.