OpenCores
URL https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk

Subversion Repositories openrisc_me

[/] [openrisc/] - Rev 439

Rev

Go to most recent revision | Changes | View Log | RSS feed

Last modification

  • Rev 439 2010-12-06 15:22:50 GMT
  • Author: julius
  • Log message:
    ORPSoC update

    Ethernet MAC synthesis issues with Actel Synplify D-2009.12A
    Ethernet MAC FIFO synthesis issues with Xilinx XST

    Multiply/divide tests for to run on target.

    Added third interface to ram_wb module, changed reference design RAM to ram_wb
    wrapper. Updated verilog and system C monitor modules accordingly.

    Added ability to use ram_wb as internal memory on ML501 design.

    Fixed ethernet MAC tests for ML501.
Path Last modification Log RSS feed
[FOLDER] openrisc/ 439  5102d 12h julius View Log RSS feed
[NODE][FOLDER] branches/ 1  5696d 18h ocadmin View Log RSS feed
[NODE][FOLDER] tags/ 388  5167d 12h jeremybennett View Log RSS feed
[NODE][FOLDER] trunk/ 439  5102d 12h julius View Log RSS feed

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.