OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [orpsocv2/] [bench/] [verilog/] - Rev 354

Rev

Go to most recent revision | Changes | View Log | RSS feed

Last modification

  • Rev 354 2010-09-08 18:00:48 GMT
  • Author: julius
  • Log message:
    Fixed ORPSoCv2 Dhrystone test, rewrote timer interrut

    * sw/support/crt0.S: Tick timer interrupt to increment variable
    now in place instead of calling customisable
    interrupt vector handler

    Changed all system frequencies in design to 50MHz.
Path Last modification Log RSS feed
[FOLDER] openrisc/ 354  5046d 14h julius View Log RSS feed
[NODE][FOLDER] branches/ 1  5551d 23h ocadmin View Log RSS feed
[NODE][FOLDER] tags/ 347  5047d 20h jeremybennett View Log RSS feed
[NODE][FOLDER] trunk/ 354  5046d 14h julius View Log RSS feed
[NODE][NODE][FOLDER] bootloaders/ 353  5046d 16h julius View Log RSS feed
[NODE][NODE][FOLDER] docs/ 353  5046d 16h julius View Log RSS feed
[NODE][NODE][FOLDER] gnu-patches/ 170  5112d 19h jeremybennett View Log RSS feed
[NODE][NODE][FOLDER] gnu-src/ 343  5048d 16h jeremybennett View Log RSS feed
[NODE][NODE][FOLDER] linux/ 261  5053d 12h julius View Log RSS feed
[NODE][NODE][FOLDER] or1ksim/ 346  5047d 20h jeremybennett View Log RSS feed
[NODE][NODE][FOLDER] or1k_startup/ 2  5551d 22h marcus.erlandsson View Log RSS feed
[NODE][NODE][FOLDER] or1200/ 353  5046d 16h julius View Log RSS feed
[NODE][NODE][FOLDER] orpsocv2/ 354  5046d 14h julius View Log RSS feed
[NODE][NODE][NODE][FOLDER] backend/ 111  5137d 18h jeremybennett View Log RSS feed
[NODE][NODE][NODE][FOLDER] bench/ 354  5046d 14h julius View Log RSS feed
[NODE][NODE][NODE][NODE][FOLDER] sysc/ 354  5046d 14h julius View Log RSS feed
[NODE][NODE][NODE][NODE][FOLDER] verilog/ 354  5046d 14h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FOLDER] vpi/ 49  5407d 12h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FILE] AT26DFxxx.v 6  5521d 10h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FILE] clk_gen.v 6  5521d 10h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FILE] cy7c1354.v 67  5250d 23h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FILE] ddr2_model.v 67  5250d 23h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FILE] eth_phy.v 49  5407d 12h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FILE] eth_phy_defines.v 69  5248d 05h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FILE] eth_stim.v 49  5407d 12h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FILE] mt48lc16m16a2.v 44  5458d 22h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FILE] or1200_monitor.v 351  5047d 14h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FILE] orpsoc_testbench.v 354  5046d 14h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FILE] orpsoc_testbench_defines.v 354  5046d 14h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FILE] smii_phy.v 51  5388d 18h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FILE] timescale.v 6  5521d 10h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FILE] uart_decoder.v 354  5046d 14h julius View Log RSS feed
[NODE][NODE][NODE][FOLDER] boards/ 71  5243d 23h julius View Log RSS feed
[NODE][NODE][NODE][FOLDER] rtl/ 353  5046d 16h julius View Log RSS feed
[NODE][NODE][NODE][FOLDER] sim/ 354  5046d 14h julius View Log RSS feed
[NODE][NODE][NODE][FOLDER] sw/ 354  5046d 14h julius View Log RSS feed
[NODE][NODE][FOLDER] or_debug_proxy/ 353  5046d 16h julius View Log RSS feed
[NODE][NODE][FOLDER] rtos/ 174  5112d 18h jeremybennett View Log RSS feed
[NODE][NODE][FOLDER] toolchain_install_scripts/ 136  5119d 17h julius View Log RSS feed
[NODE][NODE][FOLDER] uClibc/ 195  5102d 19h julius View Log RSS feed

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.