OpenCores
URL https://opencores.org/ocsvn/openrisc_2011-10-31/openrisc_2011-10-31/trunk

Subversion Repositories openrisc_2011-10-31

[/] [openrisc/] [trunk/] [orpsocv2/] [boards/] [xilinx/] [ml501/] [bench/] [verilog/] - Rev 439

Rev

Go to most recent revision | Changes | View Log | RSS feed

Last modification

  • Rev 439 2010-12-06 15:22:50 GMT
  • Author: julius
  • Log message:
    ORPSoC update

    Ethernet MAC synthesis issues with Actel Synplify D-2009.12A
    Ethernet MAC FIFO synthesis issues with Xilinx XST

    Multiply/divide tests for to run on target.

    Added third interface to ram_wb module, changed reference design RAM to ram_wb
    wrapper. Updated verilog and system C monitor modules accordingly.

    Added ability to use ram_wb as internal memory on ML501 design.

    Fixed ethernet MAC tests for ML501.
Path Last modification Log RSS feed
[FOLDER] openrisc/ 439  5102d 21h julius View Log RSS feed
[NODE][FOLDER] branches/ 1  5697d 03h ocadmin View Log RSS feed
[NODE][FOLDER] tags/ 388  5167d 21h jeremybennett View Log RSS feed
[NODE][FOLDER] trunk/ 439  5102d 21h julius View Log RSS feed
[NODE][NODE][FOLDER] bootloaders/ 431  5115d 20h julius View Log RSS feed
[NODE][NODE][FOLDER] docs/ 431  5115d 20h julius View Log RSS feed
[NODE][NODE][FOLDER] gnu-patches/ 170  5257d 23h jeremybennett View Log RSS feed
[NODE][NODE][FOLDER] gnu-src/ 438  5105d 21h jeremybennett View Log RSS feed
[NODE][NODE][FOLDER] linux/ 380  5169d 20h julius View Log RSS feed
[NODE][NODE][FOLDER] or1ksim/ 437  5108d 11h julius View Log RSS feed
[NODE][NODE][FOLDER] or1k_startup/ 2  5697d 02h marcus.erlandsson View Log RSS feed
[NODE][NODE][FOLDER] or1200/ 431  5115d 20h julius View Log RSS feed
[NODE][NODE][FOLDER] orpsocv2/ 439  5102d 21h julius View Log RSS feed
[NODE][NODE][NODE][FOLDER] bench/ 439  5102d 21h julius View Log RSS feed
[NODE][NODE][NODE][FOLDER] boards/ 439  5102d 21h julius View Log RSS feed
[NODE][NODE][NODE][NODE][FOLDER] actel/ 439  5102d 21h julius View Log RSS feed
[NODE][NODE][NODE][NODE][FOLDER] xilinx/ 439  5102d 21h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FOLDER] backend/ 412  5134d 11h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FOLDER] ml501/ 439  5102d 21h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][FOLDER] backend/ 415  5130d 21h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][FOLDER] bench/ 439  5102d 21h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][NODE][FOLDER] verilog/ 439  5102d 21h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][NODE][NODE][FOLDER] include/ 439  5102d 21h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][NODE][NODE][FILE] cy7c1354.v 360  5189d 18h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][NODE][NODE][FILE] ddr2_model.v 412  5134d 11h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][NODE][NODE][FILE] orpsoc_testbench.v 415  5130d 21h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][FOLDER] rtl/ 439  5102d 21h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][FOLDER] sim/ 425  5122d 12h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][FOLDER] sw/ 439  5102d 21h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][FOLDER] syn/ 439  5102d 21h julius View Log RSS feed
[NODE][NODE][NODE][FOLDER] doc/ 439  5102d 21h julius View Log RSS feed
[NODE][NODE][NODE][FOLDER] rtl/ 439  5102d 21h julius View Log RSS feed
[NODE][NODE][NODE][FOLDER] sim/ 435  5109d 12h julius View Log RSS feed
[NODE][NODE][NODE][FOLDER] sw/ 439  5102d 21h julius View Log RSS feed
[NODE][NODE][FOLDER] or_debug_proxy/ 431  5115d 20h julius View Log RSS feed
[NODE][NODE][FOLDER] rtos/ 174  5257d 22h jeremybennett View Log RSS feed
[NODE][NODE][FOLDER] toolchain_install_scripts/ 407  5136d 14h julius View Log RSS feed
[NODE][NODE][FOLDER] uClibc/ 382  5169d 20h julius View Log RSS feed

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.