OpenCores
URL https://opencores.org/ocsvn/openrisc_2011-10-31/openrisc_2011-10-31/trunk

Subversion Repositories openrisc_2011-10-31

[/] [openrisc/] [trunk/] [orpsocv2/] [boards/] [xilinx/] [ml501/] [syn/] [xst/] [out/] - Rev 651

Rev

Changes | View Log | RSS feed

Last modification

  • Rev 415 2010-11-08 14:53:17 GMT
  • Author: julius
  • Log message:
    ORPSoC - ML501 update, working again.
    Documentation update including information on ML501 build
    OR1200 updates to do with instruction cache tag signal when
    invalidate instruction used.
    Added ability to define address to pass to SPI flash when
    booting.
    Added SPI sw test for board which allows inspection of
    data in a flash.
Path Last modification Log RSS feed
[FOLDER] openrisc/ 651  4800d 03h julius View Log RSS feed
[NODE][FOLDER] branches/ 1  5701d 12h ocadmin View Log RSS feed
[NODE][FOLDER] tags/ 521  4981d 08h julius View Log RSS feed
[NODE][FOLDER] trunk/ 651  4800d 03h julius View Log RSS feed
[NODE][NODE][FOLDER] bootloaders/ 467  5074d 10h julius View Log RSS feed
[NODE][NODE][FOLDER] docs/ 648  4820d 02h julius View Log RSS feed
[NODE][NODE][FOLDER] gnu-patches/ 170  5262d 08h jeremybennett View Log RSS feed
[NODE][NODE][FOLDER] gnu-src/ 635  4845d 11h jeremybennett View Log RSS feed
[NODE][NODE][FOLDER] linux/ 380  5174d 05h julius View Log RSS feed
[NODE][NODE][FOLDER] or1ksim/ 625  4855d 10h jeremybennett View Log RSS feed
[NODE][NODE][FOLDER] or1k_startup/ 617  4872d 11h olof View Log RSS feed
[NODE][NODE][FOLDER] or1200/ 647  4820d 02h julius View Log RSS feed
[NODE][NODE][FOLDER] orpsocv2/ 651  4800d 03h julius View Log RSS feed
[NODE][NODE][NODE][FOLDER] bench/ 500  5013d 06h julius View Log RSS feed
[NODE][NODE][NODE][FOLDER] boards/ 638  4841d 18h stekern View Log RSS feed
[NODE][NODE][NODE][NODE][FOLDER] actel/ 563  4912d 00h olof View Log RSS feed
[NODE][NODE][NODE][NODE][FOLDER] xilinx/ 638  4841d 18h stekern View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FOLDER] atlys/ 638  4841d 18h stekern View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FOLDER] backend/ 412  5138d 21h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FOLDER] ml501/ 638  4841d 18h stekern View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][FOLDER] backend/ 638  4841d 18h stekern View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][FOLDER] bench/ 530  4966d 12h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][FOLDER] modules/ 563  4912d 00h olof View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][FOLDER] rtl/ 530  4966d 12h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][FOLDER] sim/ 542  4943d 02h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][FOLDER] sw/ 496  5016d 10h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][FOLDER] syn/ 638  4841d 18h stekern View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][NODE][FOLDER] xst/ 638  4841d 18h stekern View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][NODE][NODE][FOLDER] bin/ 638  4841d 18h stekern View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][NODE][NODE][FOLDER] out/ 415  5135d 07h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][NODE][NODE][NODE][FOLDER] run/ 415  5135d 07h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FOLDER] s3adsp1800/ 638  4841d 18h stekern View Log RSS feed
[NODE][NODE][NODE][FOLDER] doc/ 650  4801d 01h julius View Log RSS feed
[NODE][NODE][NODE][FOLDER] rtl/ 619  4868d 01h julius View Log RSS feed
[NODE][NODE][NODE][FOLDER] scripts/ 651  4800d 03h julius View Log RSS feed
[NODE][NODE][NODE][FOLDER] sim/ 530  4966d 12h julius View Log RSS feed
[NODE][NODE][NODE][FOLDER] sw/ 619  4868d 01h julius View Log RSS feed
[NODE][NODE][FOLDER] or_debug_proxy/ 646  4823d 12h yannv View Log RSS feed
[NODE][NODE][FOLDER] rtos/ 649  4817d 06h filepang View Log RSS feed
[NODE][NODE][FOLDER] toolchain_install_scripts/ 407  5140d 23h julius View Log RSS feed
[NODE][NODE][FOLDER] uClibc/ 382  5174d 05h julius View Log RSS feed

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.