OpenCores
URL https://opencores.org/ocsvn/openrisc_2011-10-31/openrisc_2011-10-31/trunk

Subversion Repositories openrisc_2011-10-31

[/] [openrisc/] [trunk/] [orpsocv2/] [rtl/] [verilog/] - Rev 63

Rev

Go to most recent revision | Changes | View Log | RSS feed

Last modification

  • Rev 63 2010-01-10 12:31:11 GMT
  • Author: julius
  • Log message:
    Finally adding RSP server to cycle accurate model, based on work by Jeremey Bennett but slightly modified for the debug unit we use. Adding binary logging file mode to cycle accurate model which allows smaller and quicker execution logging, along with binary log reader in sw/utils. Adding cycle accurate wishbone bus transaction log generation. still some bugs in CA model for some reason where it skips cycles when logging either execution or bus transactions. Changing or1200 du allowing hardware watchpoints on data load and stores.
Path Last modification Log RSS feed
[FOLDER] openrisc/ 63  5432d 23h julius View Log RSS feed
[NODE][FOLDER] branches/ 1  5697d 02h ocadmin View Log RSS feed
[NODE][FOLDER] tags/ 33  5662d 20h jeremybennett View Log RSS feed
[NODE][FOLDER] trunk/ 63  5432d 23h julius View Log RSS feed
[NODE][NODE][FOLDER] binutils/ 38  5662d 02h julius View Log RSS feed
[NODE][NODE][FOLDER] docs/ 11  5663d 03h ocadmin View Log RSS feed
[NODE][NODE][FOLDER] ecos-2.0/ 29  5662d 23h unneback View Log RSS feed
[NODE][NODE][FOLDER] gcc/ 39  5652d 02h julius View Log RSS feed
[NODE][NODE][FOLDER] gdb/ 48  5552d 18h jeremybennett View Log RSS feed
[NODE][NODE][FOLDER] linux/ 5  5695d 21h unneback View Log RSS feed
[NODE][NODE][FOLDER] or1ksim/ 62  5444d 02h jeremybennett View Log RSS feed
[NODE][NODE][FOLDER] or1k_startup/ 2  5697d 01h marcus.erlandsson View Log RSS feed
[NODE][NODE][FOLDER] or1200/ 10  5663d 03h unneback View Log RSS feed
[NODE][NODE][FOLDER] orpmon/ 2  5697d 01h marcus.erlandsson View Log RSS feed
[NODE][NODE][FOLDER] orpsocv2/ 63  5432d 23h julius View Log RSS feed
[NODE][NODE][NODE][FOLDER] backend/ 56  5488d 01h julius View Log RSS feed
[NODE][NODE][NODE][FOLDER] bench/ 63  5432d 23h julius View Log RSS feed
[NODE][NODE][NODE][FOLDER] rtl/ 63  5432d 23h julius View Log RSS feed
[NODE][NODE][NODE][NODE][FOLDER] verilog/ 63  5432d 23h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FOLDER] components/ 63  5432d 23h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FILE] dummy_slave.v 6  5666d 14h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FILE] eth_defines.v 51  5533d 21h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FILE] or1200_defines.v 63  5432d 23h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FILE] orpsoc_top.v 63  5432d 23h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FILE] uart_defines.v 6  5666d 14h julius View Log RSS feed
[NODE][NODE][NODE][FOLDER] sim/ 63  5432d 23h julius View Log RSS feed
[NODE][NODE][NODE][FOLDER] sw/ 63  5432d 23h julius View Log RSS feed
[NODE][NODE][FOLDER] or_debug_proxy/ 47  5562d 01h julius View Log RSS feed
[NODE][NODE][FOLDER] rtems/ 30  5662d 22h unneback View Log RSS feed
[NODE][NODE][FOLDER] toolchain_install_scripts/ 59  5471d 20h julius View Log RSS feed

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.