OpenCores
URL https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk

Subversion Repositories openrisc_me

[/] [openrisc/] [trunk/] [orpsocv2/] [rtl/] [verilog/] - Rev 415

Rev

Go to most recent revision | Changes | View Log | RSS feed

Last modification

  • Rev 415 2010-11-08 14:53:17 GMT
  • Author: julius
  • Log message:
    ORPSoC - ML501 update, working again.
    Documentation update including information on ML501 build
    OR1200 updates to do with instruction cache tag signal when
    invalidate instruction used.
    Added ability to define address to pass to SPI flash when
    booting.
    Added SPI sw test for board which allows inspection of
    data in a flash.
Path Last modification Log RSS feed
[FOLDER] openrisc/ 415  5130d 19h julius View Log RSS feed
[NODE][FOLDER] branches/ 1  5697d 01h ocadmin View Log RSS feed
[NODE][FOLDER] tags/ 388  5167d 19h jeremybennett View Log RSS feed
[NODE][FOLDER] trunk/ 415  5130d 19h julius View Log RSS feed
[NODE][NODE][FOLDER] bootloaders/ 406  5136d 13h julius View Log RSS feed
[NODE][NODE][FOLDER] docs/ 359  5189d 23h julius View Log RSS feed
[NODE][NODE][FOLDER] gnu-patches/ 170  5257d 21h jeremybennett View Log RSS feed
[NODE][NODE][FOLDER] gnu-src/ 414  5131d 15h jeremybennett View Log RSS feed
[NODE][NODE][FOLDER] linux/ 380  5169d 18h julius View Log RSS feed
[NODE][NODE][FOLDER] or1ksim/ 387  5167d 19h jeremybennett View Log RSS feed
[NODE][NODE][FOLDER] or1k_startup/ 2  5697d 01h marcus.erlandsson View Log RSS feed
[NODE][NODE][FOLDER] or1200/ 401  5137d 20h julius View Log RSS feed
[NODE][NODE][FOLDER] orpsocv2/ 415  5130d 19h julius View Log RSS feed
[NODE][NODE][NODE][FOLDER] bench/ 415  5130d 19h julius View Log RSS feed
[NODE][NODE][NODE][FOLDER] boards/ 415  5130d 19h julius View Log RSS feed
[NODE][NODE][NODE][FOLDER] doc/ 415  5130d 19h julius View Log RSS feed
[NODE][NODE][NODE][FOLDER] rtl/ 415  5130d 19h julius View Log RSS feed
[NODE][NODE][NODE][NODE][FOLDER] verilog/ 415  5130d 19h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FOLDER] arbiter/ 363  5188d 02h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FOLDER] clkgen/ 363  5188d 02h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FOLDER] dbg_if/ 363  5188d 02h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FOLDER] ethmac/ 409  5135d 21h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FOLDER] i2c_master_slave/ 408  5136d 09h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FOLDER] include/ 415  5130d 19h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FOLDER] jtag_tap/ 363  5188d 02h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FOLDER] or1200/ 415  5130d 19h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FOLDER] orpsoc_top/ 415  5130d 19h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FOLDER] ram_wb/ 412  5134d 09h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FOLDER] rom/ 361  5189d 16h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FOLDER] simple_spi/ 408  5136d 09h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FOLDER] smii/ 408  5136d 09h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FOLDER] uart16550/ 364  5187d 16h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FOLDER] usbhostslave/ 408  5136d 09h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FOLDER] wb_ram_b3/ 363  5188d 02h julius View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FOLDER] wb_switch_b3/ 360  5189d 16h julius View Log RSS feed
[NODE][NODE][NODE][FOLDER] sim/ 411  5134d 21h julius View Log RSS feed
[NODE][NODE][NODE][FOLDER] sw/ 415  5130d 19h julius View Log RSS feed
[NODE][NODE][FOLDER] or_debug_proxy/ 376  5175d 01h julius View Log RSS feed
[NODE][NODE][FOLDER] rtos/ 174  5257d 20h jeremybennett View Log RSS feed
[NODE][NODE][FOLDER] toolchain_install_scripts/ 407  5136d 12h julius View Log RSS feed
[NODE][NODE][FOLDER] uClibc/ 382  5169d 18h julius View Log RSS feed

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.