OpenCores
URL https://opencores.org/ocsvn/minsoc/minsoc/trunk

Subversion Repositories minsoc

[/] [minsoc/] [branches/] [rc-1.0/] [prj/] [src/] - Rev 175

Rev

Changes | View Log | RSS feed

Last modification

  • Rev 133 2011-11-07 09:48:11 GMT
  • Author: rfajardo
  • Log message:
    Roll back minsoc_bench.v to timed simulation. Merge minsoc_bench_core and minsoc_bench_clock again.

    Applying Rubén Diez patch to avoid warnings on firmware load for simulation.
Path Last modification Log RSS feed
[FOLDER] minsoc/ 175  4033d 19h rfajardo View Log RSS feed
[NODE][FOLDER] branches/ 153  4565d 03h rfajardo View Log RSS feed
[NODE][NODE][FOLDER] rc-1.0/ 152  4565d 03h rfajardo View Log RSS feed
[NODE][NODE][NODE][FOLDER] backend/ 147  4570d 02h rfajardo View Log RSS feed
[NODE][NODE][NODE][FOLDER] bench/ 148  4570d 00h rfajardo View Log RSS feed
[NODE][NODE][NODE][FOLDER] doc/ 101  4633d 07h rfajardo View Log RSS feed
[NODE][NODE][NODE][FOLDER] prj/ 133  4586d 04h rfajardo View Log RSS feed
[NODE][NODE][NODE][NODE][FOLDER] altera/ 97  4642d 05h rfajardo View Log RSS feed
[NODE][NODE][NODE][NODE][FOLDER] scripts/ 110  4597d 17h rfajardo View Log RSS feed
[NODE][NODE][NODE][NODE][FOLDER] sim/ 97  4642d 05h rfajardo View Log RSS feed
[NODE][NODE][NODE][NODE][FOLDER] src/ 133  4586d 04h rfajardo View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FOLDER] blackboxes/ 113  4597d 00h rfajardo View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FILE] adbg_top.prj 85  4647d 23h rfajardo View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FILE] altera_virtual_jtag.prj 96  4642d 16h javieralso View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FILE] ethmac.prj 120  4596d 21h rfajardo View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FILE] jtag_top.prj 85  4647d 23h rfajardo View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FILE] minsoc_bench.prj 133  4586d 04h rfajardo View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FILE] minsoc_top.prj 89  4647d 21h rfajardo View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FILE] or1200_top.prj 110  4597d 17h rfajardo View Log RSS feed
[NODE][NODE][NODE][NODE][NODE][FILE] uart_top.prj 85  4647d 23h rfajardo View Log RSS feed
[NODE][NODE][NODE][NODE][FOLDER] xilinx/ 97  4642d 05h rfajardo View Log RSS feed
[NODE][NODE][NODE][FOLDER] rtl/ 110  4597d 17h rfajardo View Log RSS feed
[NODE][NODE][NODE][FOLDER] sim/ 147  4570d 02h rfajardo View Log RSS feed
[NODE][NODE][NODE][FOLDER] sw/ 147  4570d 02h rfajardo View Log RSS feed
[NODE][NODE][NODE][FOLDER] syn/ 121  4596d 19h rfajardo View Log RSS feed
[NODE][NODE][NODE][FOLDER] utils/ 152  4565d 03h rfajardo View Log RSS feed
[NODE][NODE][FOLDER] verilator/ 153  4565d 03h rfajardo View Log RSS feed
[NODE][FOLDER] tags/ 172  4117d 20h rfajardo View Log RSS feed
[NODE][FOLDER] trunk/ 175  4033d 19h rfajardo View Log RSS feed

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.