OpenCores
URL https://opencores.org/ocsvn/openmsp430/openmsp430/trunk

Subversion Repositories openmsp430

[/] [openmsp430/] [trunk/] [fpga/] - Rev 205

Rev

Go to most recent revision | Changes | View Log | RSS feed

Last modification

  • Rev 205 2015-07-15 20:59:52 GMT
  • Author: olivier.girard
  • Log message:
    Thanks again to Johan W. good feedback, the following updates are implemented:
    - Change code to fix delta cycle issues on some simulators in mixed VHDL/Verilog environment.
    - Update oscillators enable generation to relax a critical timing paths in the ASIC version.
    - Add option to scan fix inverted clocks in the ASIC version (disabled by default as this is supported by most tools).
Path Last modification Log RSS feed
[FOLDER] openmsp430/ 205  3217d 09h olivier.girard View Log RSS feed
[NODE][FOLDER] branches/ 1  5423d 10h root View Log RSS feed
[NODE][FOLDER] tags/ 1  5423d 10h root View Log RSS feed
[NODE][FOLDER] trunk/ 205  3217d 09h olivier.girard View Log RSS feed
[NODE][NODE][FOLDER] core/ 205  3217d 09h olivier.girard View Log RSS feed
[NODE][NODE][FOLDER] doc/ 204  3224d 09h olivier.girard View Log RSS feed
[NODE][NODE][FOLDER] fpga/ 205  3217d 09h olivier.girard View Log RSS feed
[NODE][NODE][NODE][FOLDER] actel_m1a3pl_dev_kit/ 205  3217d 09h olivier.girard View Log RSS feed
[NODE][NODE][NODE][FOLDER] altera_de1_board/ 205  3217d 09h olivier.girard View Log RSS feed
[NODE][NODE][NODE][FOLDER] xilinx_avnet_lx9microbard/ 205  3217d 09h olivier.girard View Log RSS feed
[NODE][NODE][NODE][FOLDER] xilinx_diligent_s3board/ 205  3217d 09h olivier.girard View Log RSS feed
[NODE][NODE][FOLDER] tools/ 198  3498d 10h olivier.girard View Log RSS feed

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.