OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] - Rev 415

Rev

Go to most recent revision | Changes | View Log | RSS feed

Last modification

  • Rev 415 2010-11-08 14:53:17 GMT
  • Author: julius
  • Log message:
    ORPSoC - ML501 update, working again.
    Documentation update including information on ML501 build
    OR1200 updates to do with instruction cache tag signal when
    invalidate instruction used.
    Added ability to define address to pass to SPI flash when
    booting.
    Added SPI sw test for board which allows inspection of
    data in a flash.
Path Last modification Log RSS feed
[FOLDER] openrisc/ 415  4926d 04h julius View Log RSS feed
[NODE][FOLDER] branches/ 1  5492d 10h ocadmin View Log RSS feed
[NODE][FOLDER] tags/ 388  4963d 04h jeremybennett View Log RSS feed
[NODE][FOLDER] trunk/ 415  4926d 04h julius View Log RSS feed

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.