OpenCores
URL https://opencores.org/ocsvn/8051/8051/trunk

Subversion Repositories 8051

[/] - Rev 130

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
130 prepared programs for new timing. simont 7753d 02h /
129 updated... simont 7753d 02h /
128 chance idat_ir to 24 bit wide simont 7762d 09h /
127 fix bug (cyc_o and stb_o) simont 7762d 09h /
126 define OC8051_XILINX_RAMB added simont 7762d 09h /
125 update, add prescaler, rclk, tclk. simont 7762d 09h /
124 add support for external rom from xilinx ramb4 simont 7762d 10h /
123 fiz bug iv pcs operation. simont 7764d 05h /
122 deifne OC8051_ROM added simont 7767d 09h /
121 Change pc add value from 23'h to 16'h simont 7767d 09h /
120 defines for pherypherals added simont 7768d 07h /
119 remove signal sbuf_txd [12:11] simont 7768d 10h /
118 change wr_sft to 2 bit wire. simont 7769d 03h /
117 Register oc8051_sfr dato output, add signal wait_data. simont 7769d 04h /
116 change sfr's interface. simont 7771d 04h /
115 change uart to meet timing. simont 7771d 06h /
114 remove t2mod register simont 7774d 09h /
113 signal prsc_ow added. simont 7774d 09h /
112 change timers to meet timing specifications (add divider with 12) simont 7774d 09h /
111 Remove instruction cache and wb_interface simont 7775d 00h /
110 change adr_i and adr_o length. simont 7775d 00h /
109 add `include "oc8051_defines.v" simont 7775d 00h /
108 fix some bugs, use oc8051_cache_ram. simont 7775d 00h /
107 Include instruction cache. simont 7775d 00h /
106 generic_dpram used simont 7776d 03h /
105 generic_dpram used simont 7776d 03h /
104 use generic_dpram simont 7776d 03h /
103 rename signals simont 7776d 04h /
102 raname signals. simont 7776d 04h /
101 initial inport simont 7776d 07h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.