OpenCores
URL https://opencores.org/ocsvn/8051/8051/trunk

Subversion Repositories 8051

[/] - Rev 27

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
27 fix some bugs simont 7996d 15h /
26 main divider logic was optimized not optimized by compiler, so I did it by hand markom 7996d 17h /
25 divider and multiplier pass test markom 7997d 11h /
24 intensively tests all instructions markom 7997d 16h /
23 mul & div use 4 clocks simont 7998d 07h /
22 fix some bugs simont 7998d 07h /
21 mul bug fixed markom 7998d 12h /
20 multiplier and divider changed so they complete in 4 cycles markom 7998d 14h /
19 combinatorial loop removed simont 7999d 07h /
18 rst signal added simont 8002d 12h /
17 fix some bugs simont 8002d 12h /
16 inputs ram and op2 removed simont 8002d 12h /
15 commbinatorial loop removed simont 8002d 12h /
14 added signal ea_int simont 8002d 14h /
13 some bug fix simont 8003d 10h /
12 des1_r in alu port list simont 8003d 10h /
11 des2_r removed simont 8003d 10h /
10 % replaced with ^ in uart; some minor improvements markom 8003d 17h /
9 removed unused compare states markom 8005d 09h /
8 some IDS optimizations markom 8005d 10h /
7 immediate1 & immediate2 registers moved to oc8051_immediate_sel markom 8005d 11h /
6 psw combinatorial loop removed markom 8005d 13h /
5 more linter corrections; 2 tests still fail markom 8005d 13h /
4 Code repaired to satisfy the linter; testbech fails markom 8005d 15h /
3 This commit was manufactured by cvs2svn to create tag 'rel0'. 8021d 12h /
2 Initial CVS import simont 8021d 12h /
1 Standard project directories initialized by cvs2svn. 8021d 12h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.