OpenCores
URL https://opencores.org/ocsvn/8051/8051/trunk

Subversion Repositories 8051

[/] - Rev 36

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
36 fix bugs in mode 0 simont 7985d 06h /
35 design docunemt simont 7986d 05h /
34 specification docunemt simont 7986d 05h /
33 fix some bugs simont 7986d 10h /
32 overflow repaired simont 7986d 11h /
31 fix some bugs simont 7993d 03h /
30 mode 1 and 3 divide clooak with 31 or 16, mode 2 with 64 or 32 simont 7996d 09h /
29 fix some bugs simont 7996d 10h /
28 remove syn signal simont 7996d 10h /
27 fix some bugs simont 7996d 10h /
26 main divider logic was optimized not optimized by compiler, so I did it by hand markom 7996d 12h /
25 divider and multiplier pass test markom 7997d 07h /
24 intensively tests all instructions markom 7997d 11h /
23 mul & div use 4 clocks simont 7998d 02h /
22 fix some bugs simont 7998d 02h /
21 mul bug fixed markom 7998d 07h /
20 multiplier and divider changed so they complete in 4 cycles markom 7998d 10h /
19 combinatorial loop removed simont 7999d 02h /
18 rst signal added simont 8002d 08h /
17 fix some bugs simont 8002d 08h /
16 inputs ram and op2 removed simont 8002d 08h /
15 commbinatorial loop removed simont 8002d 08h /
14 added signal ea_int simont 8002d 09h /
13 some bug fix simont 8003d 06h /
12 des1_r in alu port list simont 8003d 06h /
11 des2_r removed simont 8003d 06h /
10 % replaced with ^ in uart; some minor improvements markom 8003d 12h /
9 removed unused compare states markom 8005d 05h /
8 some IDS optimizations markom 8005d 05h /
7 immediate1 & immediate2 registers moved to oc8051_immediate_sel markom 8005d 06h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.