OpenCores
URL https://opencores.org/ocsvn/8051/8051/trunk

Subversion Repositories 8051

[/] - Rev 43

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
43 remove unused files simont 7987d 03h /
42 *** empty log message *** simont 7987d 03h /
41 remove unused files simont 7987d 04h /
40 added sigals for interacting with external ram simont 8007d 06h /
39 added signals ack, stb and cyc simont 8014d 04h /
38 fix some bugs simont 8014d 04h /
37 added signals ack, stb and cyc simont 8014d 04h /
36 fix bugs in mode 0 simont 8014d 04h /
35 design docunemt simont 8015d 02h /
34 specification docunemt simont 8015d 02h /
33 fix some bugs simont 8015d 08h /
32 overflow repaired simont 8015d 08h /
31 fix some bugs simont 8022d 01h /
30 mode 1 and 3 divide clooak with 31 or 16, mode 2 with 64 or 32 simont 8025d 07h /
29 fix some bugs simont 8025d 08h /
28 remove syn signal simont 8025d 08h /
27 fix some bugs simont 8025d 08h /
26 main divider logic was optimized not optimized by compiler, so I did it by hand markom 8025d 10h /
25 divider and multiplier pass test markom 8026d 04h /
24 intensively tests all instructions markom 8026d 09h /
23 mul & div use 4 clocks simont 8027d 00h /
22 fix some bugs simont 8027d 00h /
21 mul bug fixed markom 8027d 05h /
20 multiplier and divider changed so they complete in 4 cycles markom 8027d 07h /
19 combinatorial loop removed simont 8028d 00h /
18 rst signal added simont 8031d 05h /
17 fix some bugs simont 8031d 05h /
16 inputs ram and op2 removed simont 8031d 05h /
15 commbinatorial loop removed simont 8031d 05h /
14 added signal ea_int simont 8031d 07h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.